vi
CHAPTER 4
DELAYED INTERRUPT GENERATION MODULE .................................... 83
4.1
Overview of Delayed Interrupt Generation Module ........................................................................... 84
4.2
Block Diagram of Delayed Interrupt Generation Module .................................................................. 85
4.3
Configuration of Delayed Interrupt Generation Module .................................................................... 86
4.3.1
Delayed interrupt request generate/cancel register (DIRR) ........................................................ 87
4.4
Explanation of Operation of Delayed Interrupt Generation Module .................................................. 88
4.5
Precautions when Using Delayed Interrupt Generation Module ....................................................... 89
4.6
Program Example of Delayed Interrupt Generation Module ............................................................. 90
CHAPTER 5
CLOCKS ..................................................................................................... 91
5.1
Clocks ............................................................................................................................................... 92
5.2
Block Diagram of the Clock Generation Block .................................................................................. 95
5.2.1
Register of Clock Generation Block ............................................................................................. 97
5.3
Clock Selection Register (CKSCR) ................................................................................................... 98
5.4
PLL/Subclock Control Register (PSCCR) ....................................................................................... 101
5.5
Clock Mode ..................................................................................................................................... 103
5.6
Oscillation Stabilization Wait Interval .............................................................................................. 107
5.7
Connection of an Oscillator or an External Clock to the Microcontroller ......................................... 108
CHAPTER 6
CLOCK SUPERVISOR ............................................................................. 109
6.1
Overview of Clock Supervisor ......................................................................................................... 110
6.2
Block Diagram of Clock Supervisor ................................................................................................ 111
6.3
Clock Supervisor Control Register (CSVCR) .................................................................................. 113
6.4
Operating Mode of Clock Supervisor .............................................................................................. 115
CHAPTER 7
RESETS .................................................................................................... 119
7.1
Resets ............................................................................................................................................. 120
7.2
Reset Cause and Oscillation Stabilization Wait Times ................................................................... 123
7.3
External Reset Pin .......................................................................................................................... 125
7.4
Reset Operation .............................................................................................................................. 126
7.5
Reset Cause Bits ............................................................................................................................ 128
7.6
Status of Pins in a Reset ................................................................................................................ 132
CHAPTER 8
LOW-POWER CONSUMPTION MODE ................................................... 133
8.1
Overview of Low-Power Consumption Mode .................................................................................. 134
8.2
Block Diagram of the Low-Power Consumption Control Circuit ..................................................... 137
8.3
Low-Power Consumption Mode Control Register (LPMCR) ........................................................... 139
8.4
CPU Intermittent Operation Mode .................................................................................................. 142
8.5
Standby Mode ................................................................................................................................. 143
8.5.1
Sleep Mode ............................................................................................................................... 145
8.5.2
Watch Mode .............................................................................................................................. 148
8.5.3
Timebase Timer Mode ............................................................................................................... 150
8.5.4
Stop Mode ................................................................................................................................. 152
8.6
Status Change Diagram ................................................................................................................. 155
8.7
Status of Pins in Standby Mode and during Hold and Reset .......................................................... 156
8.8
Usage Notes on Low-Power Consumption Mode ........................................................................... 157
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......