658
INDEX
LIN-master-slave Communication
LIN-master-slave Communication Function
........ 438
LIN-UART
Block Diagram of LIN-UART
........................... 387
Block Diagram of LIN-UART Pins
.................... 391
LIN-UART as LIN Master Device
..................... 439
LIN-UART Baud Rate Selection
........................ 413
LIN-UART Direct Pin Access
........................... 432
LIN-UART Functions
....................................... 382
LIN-UART Interrupts
....................................... 406
LIN-UART Interrupts and EI
2
OS
....................... 408
LIN-UART Pins
............................................... 391
LIN-UART Registers
........................................ 392
Notes on Using LIN-UART
............................... 441
Operation of LIN-UART
................................... 420
LIN-UART Serial Mode Register
LIN-UART Serial Mode Register (SMR)
........... 395
Low Voltage
Block Diagram of Low Voltage/CPU Operating
Detection Reset Circuit
........................ 374
Operating of Low Voltage/CPU Operating Detection
Reset Circuit
....................................... 378
Sample Program for Low Voltage/CPU Operating
Detection Reset Circuit
........................ 380
Low Voltage Detection
Status of Reset Cause Bit and Low Voltage Detection
Bit
..................................................... 130
Low Voltage Detection Reset Circuit
Low Voltage Detection Reset Circuit
................. 372
Notes on Using Low Voltage Detection Reset Circuit
.......................................................... 379
Low Voltage/CPU Operating Detection Reset Control
Register
Low Voltage/CPU Operating Detection Reset
Control Register (LVRC)
..................... 376
Low-Power Consumption
Block Diagram of the Low-Power Consumption
Control Circuit
.................................... 137
Low-Power Consumption Mode Control Register
Low-Power Consumption Mode Control Register
(LPMCR)
........................................... 139
Notes on Accessing the Low-Power Consumption
Mode Control Register (LPMCR) to
Enter the Standby Mode
....................... 158
LPMCR
Low-Power Consumption Mode Control Register
(LPMCR)
........................................... 139
Notes on Accessing the Low-Power Consumption
Mode Control Register (LPMCR) to
Enter the Standby Mode
....................... 158
LVRC
Low Voltage/CPU Operating Detection Reset Control
Register (LVRC)
................................. 376
M
Machine Clock
Machine Clock
................................................ 104
Mask ROM
Block Diagram of Flash/Mask ROM Version
....... 11
Master-slave Communication
Master-slave Communication Function
.............. 435
MB90360 Series
Features of MB90360 Series
................................. 2
MB90F362
Basic Configuration of Serial Programming
Connection with MB90F362/T(S),
MB90F367/T(S)
................................. 554
MB90F367
Basic Configuration of Serial Programming
Connection with MB90F362/T(S),
MB90F367/T(S)
................................. 554
MB90V340
CAN Direct Mode Register (CDMR)
(Only MB90V340)
.............................. 502
MD
Continuous Conversion Mode
(ADCS:MD1,MD0= "10
B
" )
................ 359
Pause-conversion Mode
(ADCS:MD1,MD0= "11
B
" ) ..................
359
Single-shot Conversion Mode
(ADCS:MD1,MD0= "00
B
" or "01
B
" )
................................................................
359
Memory Access Modes
Outline of Memory Access Modes
..................... 162
Memory Map
E
2
PROM Memory Map
.................................... 518
Memory Map
..................................................... 32
System Configuration and E
2
PROM Memory Map
......................................................... 517
Memory Space
Memory Space in Each Bus Mode
..................... 165
Multi-byte Data Allocation in Memory Space
....... 36
Outline of CPU Memory Space
........................... 29
Message Buffer
Caution for Disabling Message Buffers by BVAL Bits
......................................................... 503
List of Message Buffer (data register)
................ 451
List of Message Buffers (DLC registers and Data
registers)
............................................ 450
List of Message Buffers (ID registers)
................ 448
Message Buffers
...................................... 452, 481
Procedure for Reception by Message Buffer (x)
......................................................... 498
Procedure for Transmission by Message Buffer (x)
......................................................... 496
Setting Configuration of Multi-level Message Buffer
......................................................... 500
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......