158
CHAPTER 8 LOW-POWER CONSUMPTION MODE
●
PLL clock oscillation stabilization wait time
In main clock mode, the PLL multiplication circuit stops. When changing to PLL clock mode, it is
necessary to reserve the PLL clock oscillation stabilization wait time. The CPU runs in main clock mode
till the PLL clock oscillation stabilization wait time has elapsed. When the main clock mode is switched to
PLL clock mode, the PLL clock oscillation stabilization wait time is fixed at 2
14
/HCLK (HCLK: oscillation
clock).
In sub-clock mode, the main clock and PLL multiplication circuit stop. When changing to PLL clock mode,
it is necessary to reserve the main clock oscillation stabilization wait time and PLL clock oscillation
stabilization wait time. The oscillation stabilization wait time for main clock and PLL clock are counted
simultaneously according to the value specified in the oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0). The oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0) must be selected accordingly to account for the longer of the
main clock and PLL clock oscillation stabilization wait time. The PLL clock oscillation stabilization wait
time, however, requires 2
14
/HCLK or more. Set the oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0) to "10
B
" or "11
B
".
In PLL stop mode, the main clock and PLL multiplication circuit stop. During recovery from PLL stop
mode, it is necessary to allot the main clock oscillation stabilization wait time and PLL clock oscillation
stabilization wait time. The oscillation stabilization wait time for the main clock and PLL clock are counted
simultaneously according to the value specified in the oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0). The oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0) must be selected accordingly to account for the longer of
main clock and PLL clock oscillation stabilization wait time. The PLL clock oscillation stabilization wait
time, however, requires 2
14
/HCLK or more. Set the oscillation stabilization wait time selection bits in the
clock selection register (CKSCR: WS1, WS0) to "10
B
" or "11
B
".
■
Clock Mode Switching
When the clock mode is switched, do not switch to other clock mode and low-power consumption mode
before this switching is completed. Confirm the completion of clock mode switching by referring to the
MCM and SCM bits of the clock selection register (CKSCR).
If the mode is switched to other clock mode or low-power consumption mode before completion of
switching, the mode may not be switched.
■
Notes on Accessing the Low-Power Consumption Mode Control Register (LPMCR) to
Enter the Standby Mode
●
To access the low-power consumption mode control register (LPMCR) with assembler language
To set the low-power consumption mode control register (LPMCR) to enter the standby mode, use the
instruction listed in Table 8.3-2 .
The standby mode transition instruction in Table 8.3-2 must always be followed by an array of
instructions highlighted by a line below.
MOV LPMCR, #H’ xx; The low-power consumption mode transition instruction in Table 8.3-2
NOP
NOP
JMP $+3
; Jump to the next instruction
MOV A, #H’ 10
; Arbitrary instruction
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......