ix
CHAPTER 17 DTP/EXTERNAL INTERRUPTS .............................................................. 313
17.1
Overview of DTP/External Interrupt ................................................................................................ 314
17.2
Block Diagram of DTP/External Interrupt ........................................................................................ 315
17.3
Configuration of DTP/External Interrupt .......................................................................................... 317
17.3.1
DTP/External Interrupt Factor Register (EIRR1) ....................................................................... 319
17.3.2
DTP/External Interrupt Enable Register (ENIR1) ...................................................................... 321
17.3.3
Detection Level Setting Register (ELVR1) ................................................................................ 323
17.3.4
External Interrupt Factor Select Register (EISSR) .................................................................... 325
17.4
Explanation of Operation of DTP/External Interrupt ....................................................................... 327
17.4.1
External Interrupt Function ........................................................................................................ 331
17.4.2
DTP Function ............................................................................................................................. 332
17.5
Precautions when Using DTP/External Interrupt ............................................................................ 333
17.6
Program Example of DTP/External Interrupt Function ................................................................... 335
CHAPTER 18 8-/10-BIT A/D CONVERTER .................................................................... 339
18.1
Overview of 8-/10-bit A/D Converter ............................................................................................... 340
18.2
Block Diagram of 8-/10-bit A/D Converter ...................................................................................... 341
18.3
Configuration of 8-/10-bit A/D Converter ........................................................................................ 344
18.3.1
A/D Control Status Register (High) (ADCS1) ............................................................................ 346
18.3.2
A/D Control Status Register (Low) (ADCS0) ............................................................................. 349
18.3.3
A/D Data Register (ADCR0/ADCR1) ......................................................................................... 351
18.3.4
A/D Setting Register (ADSR0/ADSR1) ...................................................................................... 352
18.3.5
Analog Input Enable Register (ADER5, ADER6) ...................................................................... 356
18.4
Interrupt of 8-/10-bit A/D Converter ................................................................................................ 358
18.5
Explanation of Operation of 8-/10-bit A/D Converter ...................................................................... 359
18.5.1
Single-shot Conversion Mode ................................................................................................... 360
18.5.2
Continuous Conversion Mode ................................................................................................... 362
18.5.3
Pause-conversion Mode ............................................................................................................ 364
18.5.4
Conversion Using EI
2
OS Function ............................................................................................ 366
18.5.5
A/D-converted Data Protection Function ................................................................................... 367
18.6
Precautions when Using 8-/10-bit A/D Converter ........................................................................... 369
CHAPTER 19 LOW VOLTAGE DETECTION/CPU OPERATING DETECTION RESET
371
19.1
Overview of Low Voltage/CPU Operating Detection Reset Circuit ................................................. 372
19.2
Configuration of Low Voltage/CPU Operating Detection Reset Circuit .......................................... 374
19.3
Low Voltage/CPU Operating Detection Reset Circuit Register ...................................................... 376
19.4
Operating of Low Voltage/CPU Operating Detection Reset Circuit ................................................ 378
19.5
Notes on Using Low Voltage/CPU Operating Detection Reset Circuit ........................................... 379
19.6
Sample Program for Low Voltage/CPU Operating Detection Reset Circuit .................................... 380
CHAPTER 20 LIN-UART ................................................................................................. 381
20.1
Overview of LIN-UART ................................................................................................................... 382
20.2
Configuration of LIN-UART ............................................................................................................. 386
20.3
LIN-UART Pins ............................................................................................................................... 391
20.4
LIN-UART Registers ....................................................................................................................... 392
20.4.1
Serial Control Register (SCR) ................................................................................................... 393
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......