121
CHAPTER 7 RESETS
stabilization wait time has elapsed, the reset is executed.
●
External reset
An external reset is generated by the L level input to an external reset pin (RST pin). The minimum
required period of the L level is at least 500 ns. Reset operation is performed after oscillation stabilization
wait time elapses.
Note:
If the reset cause is generated during a write operation, the CPU waits for the reset to be cleared after
completion of the instruction only for reset requests via the RST pin. Therefore, the normal write
operation is completed even though a reset is inputted concurrently. However, note that the following two
points.
Note that a reset may prevent the data transfer requested by a string-processing instruction from being
completed because the reset is accepted before a specified number of counters are transferred.
At external bus access, if the cycle is exceeded a certain period by RDY input, the reset is accepted
forcibly without waiting the completion of instruction. Forcible reset is accepted within 16 machine
cycles.
When returning to the main clock mode by the external reset pin (RST pin) from the stop mode, sub-
clock mode, sub-sleep mode, and watch mode, input L level for at least oscillation time of oscillator* +
100
µ
s.
*: Oscillation time of oscillator is the time that amplitude reaches 90%. It takes several to dozens of ms
for crystal oscillators, hundreds of
µ
s to several ms for FAR/ceramic oscillators, and 0 ms for external
clocks.
When returning to the main clock mode by the external reset pin (RST pin) from the timebase timer
mode, input L level for at least 100
µ
s.
●
Software reset
A software reset is generated an internal reset by writing "0" to the RST bit of the low-power consumption
mode control register (LPMCR). The oscillation stabilization wait time is not required for a software reset.
●
Watchdog reset
A watchdog reset is generated by a watchdog timer overflow that occurs when "0" is not written to the
WTE bit of the watchdog timer control register (WDTC) within a given time after the watchdog timer is
activated. The oscillation stabilization wait time is not required for watchdog reset.
●
Low voltage detection reset
The low voltage detection reset is generated when the low voltage (4.0 V
±
0.3 V) is detected.
The oscillation stabilization wait time is not required for the low voltage detection reset.
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......