99
CHAPTER 5 CLOCKS
Table 5.3-1 Functions of Clock Selection Register (CKSCR) (1/2)
Bit name
Function
bit15
SCM:
Sub clock operation
flag bit
The bit indicates the main clock or subclock currently selected as the machine clock.
When the sub clock operation flag bit (CKSCR: SCM) is "0" and the sub clock select bit
(CKSCR: SCS) is "1", it indicates that the machine clock is currently switching from
subclock to main clock. When the sub clock operation flag bit (CKSCR: SCM) is "1" and the
sub clock select bit (CKSCR: SCS) is "0", it indicates that the machine clock is currently
switching from main clock to subclock. (The writing operation will not be affected.)
bit14
MCM:
PLL clock operation
flag bit
The bit indicates the main clock or PLL clock currently selected as the machine clock.
When the PLL clock operation flag bit (CKSCR: MCM) is "1" and the PLL clock select bit
(CKSCR: MCS) is "0", it indicates that the oscillation stabilization wait time of the PLL clock
is currently being taken. (The writing operation will not be affected.)
bit13
bit12
WS1, WS0:
Oscillation
stabilization wait
time select bits
These bits are used to select an oscillation stabilization wait time required for the oscillation
clock when the stop mode is canceled, when transition occurs from subclock mode to main
clock mode, or when transition occurs from subclock mode to PLL clock mode.
These bits are used to select one from four timebase timer outputs.
Any reset causes the bit to return to the reset value.
Note: Set the oscillation stabilization wait time to an appropriate value depending on the
oscillator used. See 7.2.1 Reset Factors and Oscillation Stabilization Wait Times.
The oscillation stabilization wait time taken when the clock mode is switched from
main clock to PLL clock is fixed at 2
14
/HCLK (about 4.1 ms during operation at an
oscillation clock frequency of 4 MHz).When the CPU switches from subclock mode to
PLL clock mode or when it returns from PLL stop mode to PLL clock mode, the
oscillation stabilization wait time follows the values specified in these bits.
The PLL clock requires an oscillation stabilization wait time of at least 2
14
/HCLK. For
switching from subclock mode to PLL clock mode and transiting to the PLL stop
mode, therefore, set these bits to "10
B
" or "11
B
".
bit11
SCS:
Sub clock select bit
This bit indicates the main clock or sub clock to be selected as the machine clock.
When the machine clock is switched from the main clock to the subclock (CKSCR: SCS = 1
→
0), the main clock mode changes to the subclock mode of 1/SCLK (32.768 kHz oscillation
clock frequency, operating at 4 division: approx. 130
µ
s) in synchronization with the
subclock.
When the machine clock is switched from the subclock to the main clock (CKSCR: SCS = 0
→
1), the clock mode changes from subclock mode to main clock mode after the main clock
oscillation stabilization wait time is generated.Timebase timer is cleared automatically.
Any reset causes the bit to return to the reset value.
Notes:
1) When both of the MCS and SCS bits contain 0, the SCS bit supersedes the MCS bit,
thereby setting the subclock mode.
2) If both the subclock select bit (CKSCR: SCS) and PLL clock select bit (CKSCR: MCS)
contain 0, the sub clock is preferred.
3) When switching from the main clock to subclock (CKSCR: SCS = 1
→
0), use the
timebase timer interrupt enable bit (TBTC: TBIE) or interrupt level mask register (ILM:
ILM2 to 0) to disable timebase timer interrupts before writing 0 to the subclock select bit.
4) The 2
14
/SCLK sub clock oscillation stabilization wait time (32.768 kHz oscillation clock
frequency, operating at 4 division: approx. 2 s) is generated at power on or at cancellation
of the stop mode.If the clock mode is switched from main clock mode to subclock mode,
therefore, the oscillation stabilization wait time is generated.
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......