654
INDEX
Data Polling Flag
Data Polling Flag (DQ7)
................................... 541
Data Read
Data Read by Read Access
................................ 636
Data Register
List of Message Buffer (data register)
................. 451
List of Message Buffers
(DLC registers and Data registers)
........ 450
DCT
Data Counter (DCT)
........................................... 76
DDR
Port Direction Register (DDR)
........................... 172
Delayed Interrupt Generation Module
Block Diagram of Delayed Interrupt Generation
Module
................................................. 85
Explanation of Operation of Delayed Interrupt
Generation Module
................................ 88
Overview of Delayed Interrupt Generation Module
............................................................ 84
Precautions when Using Delayed Interrupt Generation
Module
................................................. 89
Program Example of Delayed Interrupt Generation
Module
................................................. 90
Delayed Interrupt Request Generate/cancel Register
Delayed Interrupt Request Generate/cancel Register
(DIRR)
................................................. 87
Descriptor
Extended Intelligent I/O Service Descriptor (ISD)
............................................................ 76
Detailed Explanation
Detailed Explanation of Flash Memory Write/erase
.......................................................... 544
Detect Address
Setting Detect Address
...................................... 516
Detect Address Setting Registers
Detect Address Setting Registers (PADR0 to PADR5)
.......................................................... 513
Functions of Detect Address Setting Registers
.......................................................... 514
Detection Level Setting Register
Detection Level Setting Register (ELVR1)
......... 323
Device
Handling the Device
........................................... 21
Direct Addressing
Direct Addressing
............................................. 580
Direct Pin Access
LIN-UART Direct Pin Access
........................... 432
DIRR
Delayed Interrupt Request Generate/cancel Register
(DIRR)
................................................. 87
DIV
Precautions for Use of "DIV A,Ri" and
"DIVW A,RWi" Instructions
.................. 52
Use of the "DIV A,Ri" and "DIVW A,RWi"
Instructions without Precautions
............ 53
DIVW
Precautions for Use of "DIV A,Ri" and
"DIVW A,RWi" Instructions
.................. 52
Use of the "DIV A,Ri" and "DIVW A,RWi"
Instructions without Precautions
............ 53
DLC Registers
List of Message Buffers
(DLC Registers and Data registers)
....... 450
DQ5
Timing Limit Exceeded Flag (DQ5)
.................. 543
DQ6
Toggle Bit Flag (DQ6)
..................................... 542
DQ7
Data Polling Flag (DQ7)
................................... 541
DTP
DTP Function
.................................................. 332
Program Example of DTP Function
................... 336
DTP/External Interrupt
Block Diagram of DTP/External Interrupt
.......... 315
DTP/External Interrupt Function
....................... 314
DTP/External Interrupt Operation
...................... 329
List of Registers and Reset Values in DTP/
External Interrupt
................................ 318
Pins of DTP/External Interrupt
.......................... 317
Precautions when Using DTP/External Interrupt
......................................................... 333
Program Example of DTP/External Interrupt Function
......................................................... 335
Setting of DTP/External Interrupt
...................... 327
DTP/External Interrupt Enable Register
DTP/External Interrupt Enable Register (ENIR1)
......................................................... 321
DTP/External Interrupt Factor Register
DTP/External Interrupt Factor Register (EIRR1)
......................................................... 319
E
E
2
PROM
E
2
PROM Memory Map
.................................... 518
Operation of Address Match Detection Function at
Storing Patch Program in E
2
PROM
...... 520
System Configuration and E
2
PROM Memory Map
......................................................... 517
ECCR
Extended Communication Control Register (ECCR)
......................................................... 403
Effective Address
Effective Address Field
............................ 579, 596
EI
2
OS
16-bit I/O Timer Interrupt and EI
2
OS
................. 228
8-/10-bit A/D Converter Interrupt and EI
2
OS
...... 358
Conversion Using EI
2
OS
.................................. 366
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......