652
INDEX
Bidirectional Communication
Bidirectional Communication Function
.............. 433
Bit Timing
Setting Bit Timing
............................................ 494
Block Diagram
Block Diagram of 16-bit Free-run Timer
............ 213
Block Diagram of 16-bit I/O Timer
.................... 211
Block Diagram of 16-bit Reload Timer
............... 240
Block Diagram of 8-/10-bit A/D Converter
......... 341
Block Diagram of 8-/16-bit PPG Timer C
........... 286
Block Diagram of 8-/16-bit PPG Timer D
........... 288
Block Diagram of Address Match Detection Function
.......................................................... 507
Block Diagram of CAN Controller
..................... 445
Block Diagram of Clock Supervisor
................... 111
Block Diagram of Delayed Interrupt Generation
Module
................................................. 85
Block Diagram of DTP/External Interrupt
.......... 315
Block Diagram of Evaluation Chip
........................ 9
Block Diagram of Flash/Mask ROM Version
........ 11
Block Diagram of Input Capture
........................ 214
Block Diagram of LIN-UART
........................... 387
Block Diagram of LIN-UART Pins
.................... 391
Block Diagram of Low Voltage/CPU Operating
Detection Reset Circuit
........................ 374
Block Diagram of Pull-up Control Register (PUCR)
.......................................................... 174
Block Diagram of ROM Mirroring Function Select
Module
............................................... 526
Block Diagram of the Clock Generation Block
...... 95
Block Diagram of the Entire Flash Memory
........ 531
Block Diagram of the External Reset Pin
............ 125
Block Diagram of the Low-Power Consumption
Control Circuit
.................................... 137
Block Diagram of Timebase Timer
.................... 182
Block Diagram of Watch Timer
......................... 270
Block Diagram of Watchdog Timer
................... 199
Buffer Address Pointer
Buffer Address Pointer (BAP)
............................. 77
Bus Mode
Memory Space in Each Bus Mode
..................... 165
Bus Operation Stop
Conditions for Canceling Bus Operation Stop
(HALT=0)
.......................................... 457
Conditions for Setting Bus Operation Stop (HALT=1)
.......................................................... 457
State during Bus Operation Stop (HALT=1)
....... 457
BVAL
Caution for Disabling Message Buffers By BVAL Bits
.......................................................... 503
BY Timing
RST and RY/BY Timing
................................... 641
RY/BY Timing during Writing/erasing
............... 641
C
CAN Controller
Block Diagram of CAN Controller
.................... 445
Canceling Transmission Request from CAN
Controller
........................................... 488
Features of CAN Controller
.............................. 444
Reception Flowchart of the CAN Controller
....... 493
Starting Transmission of CAN Controller
........... 488
Transmission Flowchart of CAN Controller
....... 489
CAN Direct
Setting of CAN Direct Mode
............................. 504
CAN Direct Mode Register
CAN Direct Mode Register (CDMR)
(Only MB90V340)
.............................. 502
CCR
Condition Code Register (CCR)
.......................... 42
CDMR
CAN Direct Mode Register (CDMR)
(Only MB90V340)
.............................. 502
CE Control
Write,data Polling,read (CE control)
.................. 638
Chip Erase
Chip Erase/sector Erase Command Sequence
..... 639
CKSCR
Configuration of the Clock Selection Register
(CKSCR)
............................................. 98
Clock Frequency
Oscillating Clock Frequency and Serial Clock Input
Frequency
.......................................... 556
Clock Generation Block
Block Diagram of the Clock Generation Block
..... 95
Clock Mode
Clock Mode
..................................................... 103
Clock Mode Switching
..................................... 158
Clock Mode Transition
..................................... 103
Internal Clock Mode
........................................ 238
Operation in Internal Clock Mode
..................... 255
Program Example in Internal Clock Mode
.......... 263
Setting of Internal Clock Mode
......................... 254
Sub-clock Mode
............................................... 116
Sub-clock Mode Transition Operating When
Sub-clock Has Already Stopped
........... 116
Clock Selection Register
Clock Selection Register and List of Reset Value
........................................................... 97
Clock Supervisor
Block Diagram of Clock Supervisor
.................. 111
Overview of Clock Supervisor
.......................... 110
Prohibition Setting of CR Oscillation Circuit and
Clock Supervisor
................................ 115
Reoperating Setting of CR Oscillation Circuit and
Clock Supervisor
................................ 115
Reset Check by Clock Supervisor
...................... 117
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......