661
INDEX
PSCCR
Configuration of the PLL/Subclock Control Register
(PSCCR)
............................................ 101
PUCR
Block Diagram of Pull-up Control Register (PUCR)
.......................................................... 174
Pull-up Control Register (PUCR)
...................... 174
Pull-up Control Register
Block Diagram of Pull-up Control Register (PUCR)
.......................................................... 174
Pull-up Control Register (PUCR)
...................... 174
R
RAM
RAM area
......................................................... 30
RDR
Reception Data Register (RDR)
......................... 399
Read
Setting the Flash Memory to the Read/reset State
.......................................................... 545
Read Access
Data Read by Read Access
................................ 636
Receive Overrun
Receive Overrun
.............................................. 491
Received Message
Storing Received Message
................................ 490
Reception
Completing Reception
...................................... 492
Procedure for Reception by Message Buffer (x)
.......................................................... 498
Processing for Reception of Data Frame and Remote
Frame
................................................ 491
Reception Flowchart of the CAN Controller
....... 493
Reception Data Register
Reception Data Register (RDR)
......................... 399
Reception Interrupt
Reception Interrupt Generation and Flag Set Timing
.......................................................... 409
Register Bank
Register Bank
.................................................... 46
Register Bank Pointer
Register Bank Pointer (RP)
................................. 43
Reload Counter
Function of Reload Counter
.............................. 418
Reload Timer
16-bit Reload Timer Registers and Reset Value
.......................................................... 243
Block Diagram of 16-bit Reload Timer
.............. 240
Correspondence between 16-bit Reload Timer
Interrupt and EI
2
OS
............................. 251
EI
2
OS Function of 16-bit Reload Timer
............. 251
Generation of Interrupt Request from 16-bit
Reload Timer
...................................... 244
Interrupts of 16-bit Reload Timer
...................... 251
Operation Modes of 16-bit Reload Timer
............238
Pins of 16-bit Reload Timer
...............................242
Precautions when Using 16-bit Reload Timer
..........................................................262
Setting of 16-bit Reload Timer
...........................252
Remote Frame
Processing for Reception of Data Frame
and Remote Frame
...............................491
Reset
16-bit Reload Timer Registers and Reset Value
..........................................................243
Block Diagrams of the External Reset Pin
...........125
Causes of a Reset
..............................................120
Clock Selection Register and List of Reset Value
............................................................97
List of Registers and Reset Values
.......................86
List of Registers and Reset Values in DTP/
External Interrupt
.................................318
List of Registers and Reset Values of 8-/10-bit
A/D Converter
.....................................345
List of Registers and Reset Values of 8-/16-bit
PPG Timer
..........................................291
List of Registers and Reset Values of Address
Match Detection Function
....................508
List of Registers and Reset Values of ROM
Mirroring Function Select Module
.........527
List of Registers and Reset Values of Timebase Timer
..........................................................184
List of Registers and Reset Values of Watch Timer
..........................................................272
List of Registers and Reset Values of Watchdog Timer
..........................................................201
Oscillation Stabilization Wait and Reset State
.....124
Overview of Reset Operation
.............................126
Reset Check By Clock Supervisor
......................117
Status of Pins during a Reset
..............................132
Reset Cause
Reset Cause Bits
...............................................128
Reset Cause
Notes about Reset Cause Bits
.............................131
Reset Causes and Oscillation Stabilization Wait Times
..........................................................123
Status of Reset Cause Bit and Low Voltage Detection
Bit
......................................................130
Reset State
Setting the Flash Memory to the Read/reset State
..........................................................545
ROM Mirroring
Access to FF Bank by ROM Mirroring Function
..........................................................526
Block Diagram of ROM Mirroring Function Select
Module
...............................................526
ROM Mirroring Function Select Module
Block Diagram of ROM Mirroring Function Select
Module
...............................................526
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......