AMUX_CFG
146
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,61h
13.2.19
AMUX_CFG
Analog Mux Configuration Register
This register is used to configure the clocked pre-charge mode of the analog multiplexer system.
Note
The analog mux bus
is not available in the CY8C28x03 and CY8C28x33.
For additional information, refer to the
“Register Definitions” on page 528
in the I/O Analog Multiplexer chapter.
7
ABusMux1
0
Set column 1 input to column 1 mux output (selects among P0[6,4,2,0])
1
Set column 1 input to the analog mux bus. If the bus is configured as two nets, the analog
mux bus right net connects to column 1.
6
ABusMux0
0
Set column 0 input to column 0 mux output (selects among P0[7,5,3,1]).
1
Set column 0 input to the analog mux bus. If the bus is configured as two nets, the analog
mux bus left net connects to column 0.
5:4
INTCAP[1:0]
Selects pins for static operation, even when the precharge clock is selected with MUXCLKx[2:0].
00b
Both P0[7] and P0[5] are in normal precharge configuration.
01b
P0[5] pin selected for static mode only.
10b
P0[7] pin selected for static mode only.
11b
Both P0[7] and P0[5] are selected for static mode only.
3:1
MUXCLK0[2:0]
Selects a precharge clock source for analog mux bus left (AMuxBus0) connections. It can be sup-
pressed by bit 4 in the AMUX_CLK register.
000b
Precharge clock is off, no switching.
001b
VC1
010b
VC2
011b
Row0 Broadcast
100b
Analog column 0clock*
101b
Analog column 2 clock*
110b
Analog column 4 clock
111b
Reserved
* The analog column clock selection is a 1x version of the clock, such as before the divide by four.
0
EN
0
0
Disable MUXCLK output
1
Enable MUXCLK output
Individual Register Names and Addresses:
0,61h
AMUX_CFG : 0,61h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
ABusMux1
ABusMux0
INTCAP[1:0]
MUXCLK0[2:0]
EN0
Bits
Name
Description
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...