298
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
OSC_CR2
1,E2h
13.3.78
OSC_CR2
Oscillator Control Register 2
This register is used to configure various features of internal clock sources and clock nets.
In OCD mode (OCDM = 1), bits [1:0] have no effect. In the table, note that reserved bits are grayed table cells and are not
described in the bit description section. Reserved bits should always be written with a value of ‘0’. For additional information,
refer to the
“Register Definitions” on page 469
in the Digital Clocks chapter.
7
PLLGAIN
Phase-locked loop gain.
0
Recommended value, normal gain.
1
Reduced gain to make PLL more tolerant to noisy or jittery crystal input.
4
SLP_EXTEND
Extend sleep timer period.
SLP_EXTEND = 0
OSC_CR0 register. SLEEP[1:0]
00b
2 ms
01b
16 ms
10b
128 ms
11b
1s
SLP_EXTEND = 1
OSC_CR0 register, SLEEP[1:0]
00b
2s
01b
4s
10b
8s
11b
16s
3
WDR32_SE
Watchdog clock source selection.
0
The same 32 kHz clock source as system setting, default mode.
1
Uses internal 32 kHz oscillator as clock source, even if external 32 kHz clock source is
enabled.
2
EXTCLKEN
External clock mode enable.
0
Disabled. Operate from internal main oscillator.
1
Enabled. Operate from clock supplied at port P1[4].
1
RSVD
Reserved bit. This bit should always be 0.
0
SYSCLKX2DIS
48 MHz clock source disable.
0
Enabled. If enabled, system clock net is forced on.
1
Disabled for power reduction.
Individual Register Names and Addresses:
1,E2h
OSC_CR2: 1,E2h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
PLLGAIN
SLP_EXTEND
WDR32_SE
EXTCLKEN
RSVD
SYSCLKX2DIS
Bit
Name
Description
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...