404
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Analog Interface
18.3.6
DEC_CR1 Register
The Decimator Control Register 1 (DEC_CR1) is used to
configure the decimator prior to using it.
This register can only be used with four and two analog col-
umn PSoC devices.
Depending on how many analog columns your PSoC device
has (see the Cols. column in the register table above), only
certain bits are accessible to be read or written.
Bit 6: IDEC.
Any function using the decimator requires a
digital block timer to sample the current decimator value.
Normally, the positive edge of this signal causes the decima-
tor output to be sampled. However, when the IDEC bit is set,
the negative edge of the selected digital block input causes
the decimator value to be sampled.
Bits 5 to 0: ICLKSx and DCLKSx.
The ICLKS3, ICLKS2,
ICLKS1, DCLKS3, DCLKS2, and DCLKS1 bits in this regis-
ter select the digital block sources for Incremental and DEL-
SIG ADC hardware support (see the DEC_CR0 register).
For additional information, refer to the
.
18.3.7
CLK_CR0 Register
The Analog Clock Source Control Register 0 (CLK_CR0) is
used to select the clock source for an individual analog col-
umn.
An analog column clock generator is provided for each col-
umn. The bits in this register select the source for each col-
umn clock generator, depending on how many analog
columns are supported in your PSoC device. Regardless of
the source selected, the input clock is divided by four to gen-
erate the PHI1/PHI2 non-overlapping clocks for the column.
There are four selections for each clock: VC1, VC2, ACLK0,
and ACLK1. VC1 and VC2 are the programmable global
system clocks. ACLK0 and ACLK1 sources are each
selected from up to one of twelve digital block outputs (func-
tioning as clock generators), for four and two analog column
devices, and up to one of four digital block outputs (function-
ing as clock generators), for one analog column device as
selected by CLK_CR1.
Bits 7 and 6: AColumn3[1:0].
These bits select the source
for analog column 3.
Bits 5 and 4: AColumn2[1:0].
These bits select the source
for analog column 2.
Bits 3 and 2: AColumn1[1:0].
These bits select the source
for analog column 1.
Bits 1 and 0: AColumn0[1:0].
These bits select the source
for analog column 0.
For additional information, refer to the
.
Address
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E7h
4
IDEC
ICLKS3
ICLKS2
ICLKS1
DCLKS3
DCLKS2
DCLKS1
RW : 00
2
IDEC
ICLKS3
ICLKS2
ICLKS1
DCLKS3
DCLKS2
DCLKS1
RW : 00
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,60h
4
AColumn3[1:0]
AColumn2[1:0]
AColumn1[1:0]
AColumn0[1:0]
RW : 00
2
AColumn1[1:0]
AColumn0[1:0]
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...