CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
453
Two Column Limited Analog System
Analog Interface Registers
24.3.2
DEC_CR0 Register
The Decimator Control Register 0 (DEC_CR0) contains con-
trol bits to access hardware support for both the Incremental
ADC and the DELISG ADC.
This register can only be used with four and two analog col-
umn PSoC devices.
Bits 7 to 4: ACC_IGEN[3:0].
For incremental support,
these bits select which column comparator bit will be gated
by the output of a digital block. The output of that digital
block is typically a PWM signal; the high time of which corre-
sponds to the ADC conversion period. This ensures that the
comparator output is only processed for the precise conver-
sion time. The digital block selected for the gating function is
controlled by ICLKS0 in this register, and ICLKS3, ICLKS2
and ICLKS1 bits in the DEC_CR1 register.
Bit 3: ICLKS0.
In conjunction with ICLKS1, ICLKS2, and
ICLKS3 in the DEC_CR1 register, these bits select up to
one of 16 digital blocks (depending on the PSoC device
resources) to provide the gating signal for an incremental
ADC conversion.
Bits 2 and 1: ACE_IGEN[1:0].
For incremental support,
these bits select which type E column comparator bit will be
gated by the output of a digital block. The output of that digi-
tal block is typically a PWM signal, the high time of which
corresponds to the ADC conversion period. This ensures
that the comparator output is only processed for the precise
conversion time. The digital block selected for the gating
function is controlled by ICLKS[3:0]
Bit 0: DCLKS0.
The decimator requires a timer signal to
sample the current decimator value to an output register that
may subsequently be read by the CPU. This timer period is
set to be a function of the DELSIG conversion time and may
be selected from up to one of twelve digital blocks (depend-
ing on the PSoC device resources) with DCLKS0 in this reg-
ister and DCLKS3, DCLKS2, and DCLKS1 in the DEC_CR1
register. If the Decimation Rate bits are set in DECx_CR this
setting is overwritten
For additional information, refer to the
24.3.3
DEC_CR1 Register
The Decimator Control Register 1 (DEC_CR1) is used to
configure the decimator prior to using it.
This register can only be used with four and two analog col-
umn PSoC devices.
Depending on how many analog columns your PSoC device
has (see the Cols. column in the register table above), only
certain bits are accessible to be read or written.
Bit 6: IDEC.
Any function using the decimator requires a
digital block timer to sample the current decimator value.
Normally, the positive edge of this signal causes the decima-
tor output to be sampled. However, when the IDEC bit is set,
the negative edge of the selected digital block input causes
the decimator value to be sampled.
Bits 5 to 0: ICLKSx and DCLKSx.
The ICLKS3, ICLKS2,
ICLKS1, DCLKS3, DCLKS2, and DCLKS1 bits in this regis-
ter select the digital block sources for Incremental and DEL-
SIG ADC hardware support (see the DEC_CR0 register).
For additional information, refer to the
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E6h
4, 2
ACC_IGEN[3:0]
ICLKS[0]
ACE_IGEN[1:0]
DCLKS0
RW : 00
Address
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E7h
4
IDEC
ICLKS3
ICLKS2
ICLKS1
DCLKS3
DCLKS2
DCLKS1
RW : 00
2
IDEC
ICLKS3
ICLKS2
ICLKS1
DCLKS3
DCLKS2
DCLKS1
RW : 00
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...