438
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Switched Capacitor PSoC
®
Block
Analog Switch Cap Type D PSoC Block Control Registers
In the tables below, an “x” before the comma in the address field (in the “Add.” column) indicates that the register exists in
both register banks. The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>,
where m = row index and n = column index. Therefore, ASD01CR0 is a register for an analog PSoC block in row 0 column 1.
23.3.5
ASDxxCR0 Register
The Analog Switch Cap Type D Block Control Register 0
(ASDxxCR0) is one of four registers used to configure a type
D switch capacitor PSoC block.
Depending on the address of the registers in the above table
(in the “Add.” column), these registers are used for four and
two column PSoC devices (in the “Cols.” column).
Bit 7: FCap.
This bit controls the size of the switched feed-
back capacitor in the integrator.
Bit 6: ClockPhase.
This bit controls the internal clock
phasing relative to the input clock phasing. ClockPhase
affects the output of the analog column bus which is con-
trolled by the AnalogBus bit in the Control 2 register.
This bit is the ClockPhase select that inverts the clock inter-
nal to the blocks. During normal operation, of an SC block
for the amplifier of a column enabled to drive the output bus,
the connection is only made for the last half of PHI2. (During
PHI1 and for the first half of PHI2, the output bus floats at
the last voltage to which it was driven.) This forms a sample
and hold operation using the output bus and its associated
capacitance. This design prevents the output bus from being
perturbed by the intermediate states of the SC operation
(often a reset state for PHI1 and settling to the valid state
during PHI2). The following are the exceptions:
1. If the ClockPhase bit in CR0 (for the SC block in ques-
tion) is set to ‘1’, then the output is enabled for the whole
of PHI2.
2. If the SHDIS signal is set in bit 6 of the Analog Clock
Select register, then sample and hold operation is dis-
abled for all columns and all enabled outputs of SC
blocks are connected to their respective output buses,
for the entire period of their respective PHI2s.
This bit also affects the latching of the comparator output
(CBUS). Both clock phases, PHI1 and PHI2, are involved in
the output latching mechanism. The capture of the next
value to be output from the latch (capture point event) hap-
pens during the falling edge of one clock phase. The rising
edge of the other clock phase will cause the value to come
out (output point event). This bit determines which clock
phase triggers the capture point event, and the other clock
will trigger the output point event. The value output to the
comparator bus will remain stable between output point
events.
Bit 5: ASign.
This bit controls the switch phasing of the
switches on the bottom plate of the A capacitor. The bottom
plate samples the input or the reference.
Bits 4 to 0: ACap[4:0].
The ACap bits set the value of the
capacitor in the A path.
For additional information, refer to the
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,84h
4, 2
FCap
ClockPhase
ASign
ACap[4:0]
RW : 00
0,8Ch
4
FCap
ClockPhase
ASign
ACap[4:0]
RW : 00
0,90h
4, 2
FCap
ClockPhase
ASign
ACap[4:0]
RW : 00
0,98h
4
FCap
ClockPhase
ASign
ACap[4:0]
RW : 00
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...