xiv
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Contents
Register Definitions .............................................................................................................348
17.2.1 DxCxxDRx Registers ..............................................................................................349
17.2.1.1 Timer Register Definitions .........................................................................349
17.2.1.2 Counter Register Definitions .....................................................................350
17.2.1.3 Dead Band Register Definitions ................................................................350
17.2.1.4 PWMDBL Register Definitions ..................................................................351
17.2.1.5 CRCPRS Register Definitions ...................................................................351
17.2.1.6 SPI Master Register Definitions ................................................................352
17.2.1.7 SPI Slave Register Definitions ..................................................................352
17.2.1.8 Transmitter Register Definitions ................................................................352
17.2.1.9 Receiver Register Definitions ....................................................................353
17.2.1.10 DSM Register Definitions ..........................................................................353
17.2.2 DxCxxCR0 Register.................................................................................................353
17.2.3 DxCxxCR1 Register.................................................................................................357
17.2.4 INT_MSK1 Register ..............................................................................................359
17.2.5 DxCxxFN Registers ................................................................................................360
17.2.6 DxCxxIN Registers .................................................................................................361
17.2.7 DxCxxOU Registers ................................................................................................361
Timing Diagrams .................................................................................................................363
17.3.1 Timer Timing ...........................................................................................................363
17.3.2 Counter Timing .......................................................................................................366
17.3.3 Dead Band Timing ..................................................................................................367
17.3.3.1 Changing the PWM Duty Cycle .................................................................367
17.3.3.2 Kill Operation .............................................................................................368
17.3.4 PWMDBL Timing .....................................................................................................369
17.3.5 CRCPRS Timing .....................................................................................................370
17.3.6 SPI Mode Timing ....................................................................................................370
17.3.7 SPIM Timing ...........................................................................................................371
17.3.8 SPIS Timing ............................................................................................................374
17.3.9 Transmitter Timing ..................................................................................................377
17.3.10 Receiver Timing ......................................................................................................379
17.3.11 DSM Timing ............................................................................................................382
Top Level Analog Architecture .......................................................................................................383
Interpreting the Analog Documentation .........................................................................................387
Application Description ..................................................................................................................387
Defining the Analog Blocks ...................................................................................................387
Analog Functionality ..............................................................................................................388
Architectural Description.......................................................................................................393
18.1.1 Analog Data Bus Interface.......................................................................................394
18.1.2 Analog Comparator Bus Interface ...........................................................................394
18.1.3 Analog Column Clock Generation ...........................................................................394
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...