CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
405
Analog Interface
18.3.8
CLK_CR1 Register
The Analog Clock Source Control Register 1 (CLK_CR1) is
used to select the clock source for an individual analog col-
umn.
This register can only be used with four and two column
PSoC devices.
Bit 6: SHDIS.
The SHDIS bit functions as follows. During
normal operation of an SC block, for the amplifier of a col-
umn enabled to drive the output bus, the connection is only
made for the last half of PHI2. (During PHI1 and for the first
half of PHI2, the output bus floats at the last voltage to which
it was driven.) This forms a sample and hold operation using
the output bus and its associated
capacitance
. This design
prevents the output bus from being perturbed by the inter-
mediate states of the SC operation (often a reset state for
PHI1 and settling to the valid state during PHI2).
The following are the exceptions: 1) If the ClockPhase bit in
ASCxx_CR0 (for the SC block in question) is set to ‘1’, then
the output is enabled if the analog bus output is enabled
during both PHI1 and PHI2. 2) If the SHDIS signal is set in
bit 6 of the Analog Clock Source Control register, then sam-
ple and hold operation is disabled for all columns and all
enabled outputs of SC blocks are connected to their respec-
tive output buses, for the entire period of their respective
PHI2s.
Bits 5 to 0: ACLKx[2:0].
There are two 3-bit fields in this
register that can select up to one of twelve digital blocks
(depending on the PSoC device resources), to function as
the clock source for ACLK0 and ACLK1. ACLK0 and ACLK1
are alternative clock inputs to the analog column clock gen-
erators (see the CLK_CR0 register above).
For additional information, refer to the
18.3.9
AMD_CR0 Register
The Analog Modulation Control Register 0 (AMD_CR0) is
used to select the modulator bits used with each column.
This register can only be used with four and two column
PSoC devices.
The MODBIT is an input into an Switched Capacitor C Type
block only and is XORed with the currently programmed
value of the ASIGN bit in the CR0 register for that SC block.
This allows the ACAP sign bit to be dynamically modulated
by hardware signals. Three bits for each column allow a one
of eight selection for the MODBIT. Sources include any of
the analog column comparator buses, two global buses, and
one broadcast bus. The default for this function is zero or
off.
Bits 6 to 4: AMOD2[2:0].
These bits control the selection
of the MODBITs for analog column 2.
Bits 2 to 0: AMOD0[2:0].
These bits control the selection
of the MODBITs for analog column 0.
For additional information, refer to the
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,61h
4, 2
SHDIS
ACLK1[2:0]
ACLK0[2:0]
RW : 00
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,63h
4
AMOD2[2:0]
AMOD0[2:0]
RW : 00
2
AMOD0[2:0]
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...