280
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
SADC_CR1
1,A9h
13.3.60
SADC_CR1
SAR ADC Control Register 1
This register contains control bit for the 10-bit SAR ADC. The 10-bit SAR ADC controller only exists in the CY8C28x03,
CY8C28x13, CY8C28x33, CY8C28x43, and CY8C28x45 PSoC devices. This register is not used for the CY8C28x23 and
CY8C28x52 devices.
For additional information,
see “Register Definitions” on page 541
in the 10-Bit SAR ADC Controller chapter.
7:6
CVTMD[1:0]
The conversion mode
00b
The default mode that only the extra cycle for 6th bit conversion
01b
The extra cycle for 6th bit conversion with add-on weak Vref buffer
10b
The extra cycle for 7th bit conversion with add-on weak Vref buffer
11b
The extra cycle for 1st bit conversion with add-on weak Vref buffer
5:4
TIGSEL[1:0]
Auto-trigger source selection
00b
TGL
01b
TGH
10b
TG16BIT
11b
TGINCMP
3:1
CLKSEL[3:0]
ADC Clock Selection
000b
/2
001b
/4
010b
/6
011b
/8
100b
/12
101b
/16
110b
/32
111b
/64
0
ALIGN_EN
‘1’ to enable auto-align function. The ADC will be driven by outside-block trigger signal. Refer to
bit[5:4] of this register and SADC_TSCRx (1,71 and 1,72) and SADC_TSCMPL/H (1,81 and 1,82).
Note
When both ALIGN_EN and FREERUN are zero, the ADC is in software trigger mode; that is, if
you write 1 to START bit of SADC_CR0, it triggers one time A-D-C.
Individual Register Names and Addresses:
1,A9h
SADC_CR1: 1,A9h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
RW : 00
RW : 000
RW : 0
Bit Name
CVTMD[1:0] TIGSEL[1:0]
CLKSEL[2:0] ALIGN_EN
Bit
Name
Description
Содержание CY8C28 series
Страница 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Страница 85: ...84 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Main Oscillator IMO ...
Страница 93: ...92 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G External Crystal Oscillator ECO ...
Страница 97: ...96 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Phase Locked Loop PLL ...
Страница 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Страница 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Страница 425: ...424 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Analog Reference ...
Страница 461: ...460 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Two Column Limited Analog System ...
Страница 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Страница 483: ...482 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Multiply Accumulate MAC ...
Страница 513: ...512 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Internal Voltage Reference ...
Страница 523: ...522 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Switch Mode Pump SMP ...
Страница 533: ...532 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G I O Analog Multiplexer ...
Страница 537: ...536 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Real Time Clock RTC ...
Страница 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...