User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B ro a d c o m C o r p o ra t i o n
Document
1250_1125-UM100CB-R
Page
xv
L
IST
OF
F
IGURES
Figure 1: BCM1250 Block Diagram .................................................................................................................... 2
Figure 2: BCM1125/H Block Diagram ................................................................................................................ 3
Figure 3: BCM1250 Signals................................................................................................................................ 7
Figure 4: BCM1125/H Signals ............................................................................................................................ 8
Figure 5: Logical Block Diagram of BCM1250 and BCM1125/H ........................................................................ 9
Figure 6: Internal Control and Status Register Alignment ................................................................................ 11
Figure 7: Decision Tree for Memory Space Address Accesses ....................................................................... 26
Figure 8: Clock Distribution Overview .............................................................................................................. 33
Figure 9: Memory Map ..................................................................................................................................... 35
Figure 10: Per-CPU Interrupt Mapper (replicated for each CPU; x = 0 or 1).................................................... 51
Figure 11: Connections to Trace Logic............................................................................................................. 83
Figure 12: Level 2 Cache Way Disable Access Address ................................................................................. 91
Figure 13: Cache Management Address.......................................................................................................... 95
Figure 14: Memory Controller Block Diagram ................................................................................................ 105
Figure 15: Chip Select Options....................................................................................................................... 110
Figure 16: Example Single Channel 128MB................................................................................................... 112
Figure 17: Example 1GB with two chip selects on one channel..................................................................... 113
Figure 18: Example 1GB with two chip selects interleaved on one channel .................................................. 114
Figure 19: Example 1GB with two chip selects interleaved across both channels ......................................... 115
Figure 20: Example 2GB with two chip selects interleaved on one channel .................................................. 116
Figure 21: Timing Relationships Set by DLLs ................................................................................................ 130
Figure 22: Nominal Windows at 133MHz for First Edge of DQS for Various Settings of [tCrD, tCrDh, tFIFO] ....
131
Figure 23: DMA Buffer.................................................................................................................................... 148
Figure 24: DMA Descriptor ............................................................................................................................. 149
Figure 25: Packet Spanning Three Buffers .................................................................................................... 150
Figure 26: DMA Descriptor Ring..................................................................................................................... 151
Figure 27: DMA Descriptor Chain................................................................................................................... 153
Figure 28: Standard and Unaligned Buffer DMA Descriptors ......................................................................... 154
Figure 29: Packet Reception Flow using DMA ASIC Mode............................................................................ 159
Figure 30: ASIC Mode Address Generation ................................................................................................... 160
Figure 31: Sending the Whole Packet in ASIC Mode ..................................................................................... 161
Figure 32: Sending a Packet Header in ASIC Mode ...................................................................................... 162
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...