User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
227
7.5.3.3 Host Interface Command Bits
The pass 2 BCM1250 does not implement the fields that are new in the revision 1.02
specification: Device Number, Chain Side, Host Hide, Act as Slave, Drop on Uninit. Interface
revision 3 and greater, used for the BCM1125H and later versions of the BCM1250, includes
these. The new Host Inbound End of Chain error (Bit 11) functionality is incorporated in the
MapNxaError bit in the HyperTransport Error Status Register (
).
7.5.4 Link Control Register
The interface does not implement the fields that are new in the revision 1.02 specification:
Isocronous Enable, LDTSTOP# Tristate Enable, Extended CTL time. None of the functionality
that these control is supported.
7.5.5 Link Configuration Register
This register reflects the fact that the interface only supports 8 bit links and does not support
doubleword flow control.
7.5.8 Link Error Register
The error conditions reported in this new register are reported in the HyperTransport Error
Status register (
). Note that if the bridge is put into the direct frequency
selection mode (allowing link frequencies outside the standard) then bit 4 is used for frequency
selection.
7.5.9 Link Frequency Capability
The link frequency capability register is only supported on revision 3 and greater of the
interface. On revision 2 (BCM1250 pass 2) it would have the value 16’h801F, indicating that
frequencies up to 600MHz are supported and there are vendor specific frequencies. On
revision 1 (BCM1250 pass 1) it would have the value 16’h800F, indicating that frequencies up
to 500MHz are supported and there are vendor specific frequencies.
7.5.10 Feature Capability Register
The link feature capability register is only supported on revision 3 and greater of the interface.
On older revisions it would have the value 16’h0004.
7.5.11 Enumeration Scratchpad
This register is not implemented (its address collides with the SRI registers).
7.5.12 Error Handling Register
The functions in this new register are available in the HyperTransport Error Control register
(
7.5.13, 7.5.14 Memory Base/Limit Upper Bits
These are not implemented since the interface constrains PCI style memory operations to the
low section of the address map, and has special rules for addresses above the 32-bit region.
7.6 Interrupt Discovery and Configuration Capability Block
This new capability block is not implemented. Generation of interrupt messages is done by
software, and is restricted to IntrInfo[55:32]=0 and IntrInfo[31:24]=F8 (i.e. compatibility with
revision 1.01 and earlier and the x86 specific interrupt restrictions).
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...