BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
468
Section 16: Reference
Document
1250_1125-UM100CB-R
ctcp_def_1
00_1002_0b98
CRC and checksum definition register.
dm_partial_0
00_1002_0ba0
CRC/Checksum partial result register.
dm_partial_1
00_1002_0ba8
CRC/Checksum partial result register.
dm_partial_2
00_1002_0bb0
CRC/Checksum partial result register.
dm_partial_3
00_1002_0bb8
CRC/Checksum partial result register.
zbbus_cycle_cp0
00_1002_0C00
ZBbus cycle count compare register zero.
zbbus_cycle_cp1
00_1002_0C08
ZBbus cycle count compare register one.
system_scratch
00_1002_0C10
Scratch register for software use
alias_mailbox_cpu_0
00_1002_1xx0
Alias of status of mailbox (has incomplete decode, so
access from pci won't hang). (Read Only).
alias_mailbox_set_cpu_0
00_1002_1xx8
Set bits in mailbox_cpu_0 by writing 1s to this location
(Write Only, has incomplete decode, so access from pci
won't hang).
int_mapper_1
00_1002_2000
2000-23f8 Registers for CPU 1 interrupt mapper (+2000
from CPU 0).
zbbus_cycle_cnt
00_1003_0000
ZBbus cycle count.
system_manuf
00_1003_8000
Read Only. Manufacturing Information Register.
l2_read_address
00_1004_0018
Read only. Last address/tag in a read (for testing)
l2_ecc_address
00_1004_0038
Read only. Last address with ecc error (correctable or
not).
l2_misc_value
00_1004_0058
Read only. PERIPH_REV3 and later. Value of L2 hidden
registers.
l2_way_disable
00_1004_1x00
Accesses made to this range of addresses will write the
value x to l2_wayen[3:0] register. If l2_wayen[i] is clear
Way i is removed from the L2 replacement algorithm.
See
Section: “Using the L2 Cache as
l2_cache_disable
00_1004_2x00
Accesses made to this range of addresses will write the
value x to l2_cache_disable[3:0] register.
See
Section: “Reduced Cache Size” on page 94
l2_misc_config
00_1004_3x00
Accesses made to this range of addresses will write the
value x to l2_misc_config[3:0] register.
See
Section: “Cache Configuration Register” on page 99
.
mc_config_0
00_1005_1100
Channel 0 attributes.
mc_dramcmd_0
00_1005_1120
Channel 0 SDRAM command.
mc_drammode_0
00_1005_1140
Channel 0 SDRAM mode.
mc_timing1_0
00_1005_1160
Channel 0 SDRAM timing 1.
mc_timing2_0
00_1005_1180
Channel 0 SDRAM timing 2.
mc_cs_start_0
00_1005_11a0
Channel 0 CS[3:0] start address.
mc_cs_end_0
00_1005_11c0
Channel 0 CS[3:0] end+1 address.
mc_interleave_0
00_1005_11e0
Channel 0 interleaved CS position.
mc_cs0_row_0
00_1005_1200
Channel 0 CS0 row address bits.
Table 312: Internal Registers Ordered by Address
(Cont.)
Name
Address
Table/
Page
Description
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...