BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
310
Section 9: Ethernet MACs
Document
1250_1125-UM100CB-R
6
rx_ch0_derr
1’b0
Set if any error is marked on data returned by a read. The channel will be stopped.
Software must disable and re-enable the channel to clear this fault.
7
rx_ch0_drop
1’b0
Set if a packet was dropped because there were no descriptors available when the
start of packet was received. (If there are descriptors available for the start of
packet, but the controller runs out of descriptors during the packet reception then
the dscr_err bit will be set in the receive status word for the packet.) The interface
will continue dropping data until there are descriptors available when a start of
packet is received.
8
rx_ch1_eop_count
1’b0
Set if the EOP interrupt was raised as a result of the packet count being reached.
9
rx_ch1_eop_timer
1’b0
Set if the EOP interrupt was raised as a result of the packet timer triggered.
10
rx_ch1_eop_seen
1’b0
Set at the end of any packet transfer. It can be used during polling to determine if
any packets have been transferred since the register was read (regardless of the
setting of the int_pktcnt field).
11
rx_ch1_hwm
1’b0
This bit will be set if the current descriptor count is less than the high watermark.
This bit is not latched (see bit 3).
12
rx_ch1_lwm
1’b0
This bit will be set if the current descriptor count is less than the low watermark.
This bit is not latched (see bit 3).
13
rx_ch1_dscr
1’b0
Set if the interrupt is triggered by a descriptor with the interrupt bit set.
14
rx_ch1_derr
1’b0
Set if any error is marked on data returned by a read. The channel will be stopped.
Software must disable and re-enable the channel to clear this fault.
15
rx_ch1_drop
1’b0
Set if a packet was dropped because there were no descriptors available when the
start of packet was received. (If there are descriptors available for the start of
packet, but the controller runs out of descriptors during the packet reception then
the dscr_err bit will be set in the receive status word for the packet.) The interface
will continue dropping data until there are descriptors available when a start of
packet is received.
16
tx_ch0_eop_count
1’b0
Set if the EOP interrupt was raised as a result of the packet count being reached.
17
tx_ch0_eop_timer
1’b0
Set if the EOP interrupt was raised as a result of the packet timer triggered.
18
tx_ch0_eop_seen
1’b0
Set at the end of any packet transfer. It can be used during polling to determine if
any packets have been transferred since the register was read (regardless of the
setting of the int_pktcnt field).
19
tx_ch0_hwm
1’b0
This bit will be set if the current descriptor count is less than the high watermark.
This bit is not latched (see bit 3).
20
tx_ch0_lwm
1’b0
This bit will be set if the current descriptor count is less than the low watermark.
This bit is not latched (see bit 3).
21
tx_ch0_dscr
1’b0
Set if the interrupt is triggered by a descriptor with the interrupt bit set.
22
tx_ch0_derr
1’b0
Set if data marked with an error is returned for any read (descriptor or data buffer).
The channel will be stopped. Software must disable and re-enable the channel to
clear this fault.
23
tx_ch0_dzero
1’b0
Set if a descriptor has a packet length of zero or the SOP flag bit is not set in the
first descriptor of a packet. This bit is also set if the controller runs out of descriptors
during a packet transmission. The channel will be stopped. Software must disable
and re-enable the channel to clear this fault.
24
tx_ch1_eop_count
1’b0
Set if the EOP interrupt was raised as a result of the packet count being reached.
25
tx_ch1_eop_timer
1’b0
Set if the EOP interrupt was raised as a result of the packet timer triggered.
Table 182: MAC Status Registers
(Cont.)
mac_status_0 -
00_1006_4408
mac_status_1 -
00_1006_5408
mac_status_2 -
00_1006_6408
READ ONLY - Reading this register will clear all latched bits
This register is used in both Ethernet and Packet FIFO modes
Bits
Name
Default
Description
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...