BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
330
Section 10: Serial Interfaces
Document
1250_1125-UM100CB-R
Table 207: DUART Debug Access Input Port Change Register
duart_inport_chng_debug -
00_1006_03F0
READ ONLY, Reads have no side effects
Bits
Name
Default
Description
7:0
debug
These bits provide the same information as is in the
duart_inport_chng
register,
but reads do not have side effects.
63:8
notimp
56b'x
Not Implemented.
Table 208: DUART Input Port Change Status Register for Channel A
duart_inport_chng_a -
00_1006_03D0
READ ONLY, Read Clears Channel A Change of State bits
Bits
Name
Default
Description Port Pins
3:0
duart_in_pin_val
ext
Input pin level (0= Low 1= High) ip[3:0]. These bits match duart_in_port[3:0].
7:4
duart_in_pin_chng
4'b0
Input pin change of state ip[3:0] 0= No 1= Yes. These bits record whether any
transitions were detected on the input pins since this register was last read. Bits
4 and 6 (the change of state bits for ip[0] and ip[2]) are cleared when the register
is read.
63:8
notimp
56’bx
Not implemented.
Table 209: DUART Input Port Change Status Register for Channel B
duart_inport_chng_b -
00_1006_03E0
READ ONLY, Read Clears Channel B Change of State bits
Bits
Name
Default
Description Port Pins
3:0
duart_in_pin_val
ext
Input pin level (0= Low 1= High) ip[3:0]. These bits match duart_in_port[3:0].
7:4
duart_in_pin_chng
4'b0
Input pin change of state ip[3:0] 0= No 1= Yes. These bits record whether any
transitions were detected on the input pins since this register was last read. Bits
5 and 7 (the change of state bits for ip[1] and ip[3]) are cleared when the register
is read.
63:8
notimp
56’bx
Not implemented.
Table 210: DUART Output Port Control Register
duart_opcr -
00_1006_0370
Bits
Name
Default
Description
0
reserved
1'h0
Not used, always zero.
1
opc2_sel
1'h0
Controls the S0_COUT pin, when clear the pin is the complement of op[2], when
set the pin outputs the 1X baud clock for the channel A transmitter.
2
reserved
1'h0
Not used, always zero.
3
opc3_sel
1'h0
Controls the S1_COUT pin, when clear the pin is the complement of op[3], when
set the pin outputs the 1X baud clock for the channel B transmitter.
7:4
reserved
4'h0
Not used (no support for output bits 7:4).
63:8
notimp
56’bx
Not implemented.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...