User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
237
08
Class Code
R/O 060000
Rev Id
R/O xx
Class is a host bridge, revision reflects the
interface revision code. The revision code is:
1 - for early prototype BCM1250s.
2 - for initial production BCM1250s
3 - for intial production BCM1125/H and later
BCM1250s
0C
BIST
R/O 00
Hdr type
R/O 00
LatTimer
(
)
R/W 00
ClineSz
(
) R/W 00
The bridge uses a Type 0 device header.
10
BAR 0 - Map Table
Host: R/O 6000_0008
Dev: R/W xx00_0008
Hits to this 16 MB BAR will be translated through
the mapping table. Bit 3 is set to indicate a
prefetchable region.
14
BAR 1 - Reserved R/O 00000000
This BAR is reserved and will always be read as
zero
18
BAR 2 - mbox 0
Host: R/O 7000_0008
Dev: R/W xxxx_x008
Hits to this 4 KB BAR are translated into
accesses to the mailbox set and value register
for CPU0.
1C
BAR 3 - mbox 1
Host: R/O 7100_0008
Dev: R/W xxxx_x008
Hits to this 4 KB BAR are translated into
accesses to the mailbox set and value register
for CPU1.
20
BAR 4 - low memory
Host:R/O 0000_0008
Dev: R/O 0000_0008 (Reserved)
Hits to this BAR are passed through as
accesses to the low 512MB of memory.
24
BAR 5 - High Memory
Host:R/O 8000_0008
Dev: R/O 0000_0008 (Reserved)
Hits to this BAR are passed through as
accesses to the upper 2GB of the low 4GB of
the address space.
28
Cardbus CIS
R/O 00000000
This register is not used.
2C
SubSystem Id
R/O 0000
SubSys Vendor
R/O FFFF
These registers are not used internally since
this is a host bridge.
If the Configuration registers are read by an
external PCI master with the bridge in Device
Mode the value read from this register will be the
value written from the ZBbus to the SubSysSet
register (offset 8C).
30
ROM Base Address
Host: R/W 73000000
Dev: R/W xxxx0000
Hits to this 64 KB BAR are translated to
accesses to the boot rom area of memory.
34
Reserved R/O 000000
Cap Ptr R/O 00
This register is not used.
38
Reserved R/O 00000000
This register is not used.
3C
max_lat
R/O 00
min_gnt
R/O 00
Int Pin
R/O 01
Int Line
R/W 00
The Max Latency and Min Grant registers are
used to specify the device preferences for the
latency timer, they default to indicate no special
requirement.
The IntPin register indicates that this device
uses INTA to interrupt in Device Mode.
The IntLine register is used by firmware and
system software.
40
FControl (See
R/W 0003
Timeout (See
) R/W 8080
This additional register allows configuration of
the retry and TRDY timeouts and enable bits for
special features.
Table 127: PCI Interface Configuration Header (Type 0)
(Cont.)
Offset
Register Bits
Description
31
24
23
16
15
8
7
0
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...