BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
354
Section 10: Serial Interfaces
Document
1250_1125-UM100CB-R
6
rx_edge_det
1’b0
[7:6]These two bits set the interface synchronization method.
00: External Enable is used using level as frame start.
01: External Enable is used, using edge as frame start.
10: Internal table drives enable, sync is level sensitive.
11: Internal table drives enable, sync is edge sensitive.
7
rx_table_en
1’b0
8
tx_clk_inv
1’b0
This bit contols the inverter on the transmit clock.
0: Not inverted (clock on rising edge).
1: Inverted (clock on falling edge).
9
tx_clk_src
1’b0
Transmitter clock source.
0: Internal clock, generated by the baud rate generator.
1: External clock from RCLKIN pin.
11:10
tx_sync_delay
2’b0
Number of clock delays between the Frame Sync/Enable and the first bit of the
frame.
12
tx_sync_active
1’b0
0: Sync/Enable is active high.
1: Sync/Enable is active low.
13
tx_strobe_active
1’b0
0: Strobe in Line Interface is active high.
1: Strobe in Line Interface is active low.
14
tx_edge_det
1’b0
[15:14]These two bits set the interface synchronization method.
00: External Enable is used using level as frame start.
01: External Enable is used, using edge as frame start.
10: Internal table drives enable, sync is level sensitive.
11: Internal table drives enable, sync is edge sensitive.
15
tx_table_en
1’b0
63:16
notimp
48’bx
Not implemented.
Table 232: Synchronous Serial Clock Source and Line Interface Mode Register
(Cont.)
ser_line_mode_0 -
00_1006_0578
ser_line_mode_1 -
00_1006_0978
Bits
Name
Default
Description
Table 233: Synchronous Serial Command Register (Write-only)
ser_cmd_0 -
00_1006_0540
ser_cmd_1 -
00_1006_0940
Bits
Name
Description
0
rx_en
Receive enable. When the receiver is reset, writing a one enables the receiver.
1
tx_en
Transmit enable. When the transmitter is reset or paused, writing a one enables the transmitter.
2
rx_reset
Receive reset. Writing a one resets the receiver. This should only be done when the line is idle
or being restarted, resetting an active interface can result in partial packet reception. Writing
this bit will only reset the state machines; configuration registers are not returned to their default
values.
3
tx_reset
Transmit reset. Writing a one resets the transmitter. This should only be done when the line is
idle or being restarted, resetting an active interface can result in UNPREDICTABLE data and
strobe signals being generated. Writing this bit will only reset the state machines; configuration
registers are not returned to their default values.
4
reserved
Must be written as 0.
5
tx_pause
Transmit pause. Writing a one causes the transmitter to pause at the end of the next packet.
If the transmitter has no data it will stop immediately, otherwise it will continue sending until the
next end of packet has been sent. The transmitter leaves any subsequent packet in the TxFIFO.
When the transmitter is re-enabled (by writing a 1 to the tx_en bit) the next packet will be fetched
from the TxFIFO and normal operation will continue.
15:4
reserved
Must be written as 0.
63:16
notimp
Not implemented.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...