User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
249
7
Reserved
RevID>=3
ChainSide
R/O 1’b0
R/W 1’bx
On interface RevID 1 and 2 this field is reserved.
On interface with RevId 3 and greater this bit reads as a 0 from the ZBbus side and
1 from the chain side.
8
Reserved
RevID>=3
HostHide
R/O 1’b0
R/O 1’b0
On interface RevID 1 and 2 this field is reserved.
The HostHide feature is not supported.
9
Reserved
R/O 1’b0
Reserved
10
Reserved
RevID>=3
ActAsSlave
R/O 1’b0
R/W 1’b0
On interface RevID 1 and 2 this field is reserved.
On interface with RevId 3 and greater if this bit is set the interface acts as a slave
and uses the unit ID set in the DevNum field. The default is forced on a cold reset
and any change will only take effect on a link warm reset.
11
Reserved
RevID>=3
InboundEOC
Error
R/O 1’b0
R/O 1’b0
On interface RevID 1 and 2 this field is reserved.
On interface with RevId 3 and greater this bit is not used. The error reporting is
compatible with the older version of the interface and differs from 1.03.
12
Reserved
RevID>=3
DropOnUninit
R/O 1’b0
R/O 1’b0
On interface RevID 1 and 2 this field is reserved.
The DropOnUninit feature is not supported.
15:13
CapType
R/O 3’b001 This field indicates that this is a host/secondary bridge capability type.
Table 145: HyperTransport Command Register - Offset 40 Bits [31:16]
(Cont.)
Bits
Name
Default
Description
Table 146: HyperTransport Link Control Register - Offset 44 Bits [15:0]
Bits
Name
Default
Description
0
reserved
R/O 1’b0
Reserved
1
CrcSyncFloodEn
R/W 1’b0
If set CRC errors will cause a sync flood and set the Link Failure bit, and will
therefore jam the link. If clear a sync flood is not generated and the bit not set.
CRC checking is always enabled and errors are always logged in the CRC error
bits.
2
CrcStartTest
R/S 1’b0
If this bit is set the bridge initiates a CRC test sequence on the link (see the
HyperTransport specification for details). The bit is cleared by the hardware when
the test is complete, software can then check the CRC Error bit to check the status
of the test.
3
CrcForceErr
R/W 1’b0
If this bit is set the bridge generates bad CRCs on the outgoing link.
4
LinkFail
R/W 1’b0
This bit is set if a link failure is detected. This bit is persistent through warm reset.
If this bit is set link synchronization will not be done and the Initialization Complete
bit will not get set on either end of the link. If this bit is changed by software it will
only have effect after the next warm reset.
5
InitDone
R/O 1’b0
This bit is set by the bridge to indicate that the low level link initialization has
completed successfully.
6
EOC
R/S 1’b0
This bit may be set by software to indicate this is the last device in a logical chain.
If set all received packets are ignored. If the XmitOff bit is clear the bridge will
generate NOP packets and good CRCs on its outgoing link. Once set this bit can
only be cleared by a fabric reset.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...