User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 4: System Control and Debug Unit
Page
53
5
timer_int_3
General timer 3
Interrupts when timer reaches zero, cleared by a write
to the timer configuration register. See
Section: “General Timers” on page 58
6
smb_int_0
SMbus 0 interrupt
Interrupts when transfer completes or an error is
signalled by SMBus unit 0. Cleared by reading status
register or writing the error bit. See
Section: “Programming Model” on page 410
7
smb_int_1
SMbus 1 interrupt
Interrupts when transfer completes or an error is
signalled by SMBus unit 1. Cleared by reading status
register or writing the error bit. See
Section: “Programming Model” on page 410
8
uart_int_0
UART channel A interrupt
Interrupts from UART channel A are merged into this
one signal, cleared as defined in
Section: “Interrupts” on page 325
9
uart_int_1
UART channel B interrupt
Interrupts from UART channel B are merged into this
one signal, cleared as defined in
Section: “Interrupts” on page 325
10
ser_int_0
Synch serial 0 interrupt
DMA status and errors from the synchronous serial
interface are combined into this interrupt, cleared as
defined in
11
ser_int_1
Synch serial 1 interrupt
DMA status and errors from the synchronous serial
interface are combined into this interrupt, cleared as
defined in
12
pcmcia_int
PCMCIA controller interrupt
There are three sources for interrupt from the PCMCIA
controller, they are cleared by reading the
pcmcia_status
register as described in
Section: “Using The PCMCIA Card” on page 390
.
13
addr_trap_int
Address trap interrupt
Raised by any of the address traps counting from 1 to
0. Cleared by reading the
addr_trap_reg
. See
Section: “Address Trapping” on page 67
14
perf_cnt_int
System performance counter
interrupt
Raised by any of the system performance counters
reaching its maximum count. Cleared by clearing the
counters.
15
trace_freeze_int
Trace buffer frozen interrupt This interrupt is raised when the trace buffer is frozen,
and cleared when the buffer is reset. See
Section: “Trigger Sequences” on page 73
16
bad_ecc_int
Uncorrectable ECC error
or
Bus Error
This interrupt is raised by the bus watcher when a
ZBbus data transfer is marked as having an
uncorrectable ECC error or some other form of fatal
error. This indicates an uncorrectable ECC from either
the L2 cache or memory, or a fatal error from one of the
other agents. It is cleared by a read of the
bus_err_status
register.
17
cor_ecc_int
Correctable ECC error
This interrupt is raised by the bus watcher when a
ZBbus data transfer is marked as having a corrected
ECC error. This indicates an corrected ECC from either
the L2 cache or memory, or a non-fatal error from one
of the other agents. It is cleared by a read of the
bus_err_status
register.
18
io_bus_int
Generic bus error: illegal
address, timeout waiting
ACK, parity error
Raised by an error condition in the generic bus logic.
The access that caused the error is logged (see the
Generic Bus description). The interrupt is cleared by
reading the
io_int_status
register.
Table 22: Interrupt Sources
(Cont.)
Number
Name
Description
Method to clear
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...