User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 4: System Control and Debug Unit
Page
51
The
interrupt_trace
register is used to select which interrupts to this CPU are sent to the trace unit to be used
as part of a trigger condition. The bits in this register provide an accept mask. Any interrupt that has its
corresponding bit set in this register will cause the trigger.
Figure 10: Per-CPU Interrupt Mapper (replicated for each CPU; x = 0 or 1)
interrupt_trace_x
(64 bits)
mbox_clr_cpu_x
(64 bits)
mbox_set_cpu_x
(64 bits)
mailbox_cpu_x
(64 bits)
interrupt_ldt_clr_x
(64 bits)
interrupt_diag_x
(64 bits)
interrupt_mask_x
(64 bits)
interrupt_ldt_x
(64 bits)
ht interrupt decode logic
(expands to set one of the 128 bits)
in
te
rr
upt
_
s
ource
_st
a
tu
s_x
(64
bit
s
)
system sources
Map Registers
In
O
0
4
interrupt_status_0_x
(64 bits)
INT 0
int_trace_trigger_x
interrupt_ldt_set
(64 bits)
(same location for all mappers)
64
64
64
64
64
64
64
64
O
1
interrupt_status_1_x
(64 bits)
INT 1
64
64
O
2
interrupt_status_2_x
(64 bits)
INT 2
64
64
O
3
interrupt_status_3_x
(64 bits)
INT 3
64
64
O
4
interrupt_status_4_x
(64 bits)
INT 4
64
64
O
5
interrupt_status_5_x
(64 bits)
INT 5
64
64
O
6
interrupt_status_6_x
(64 bits)
NMI
64
64
in
te
rr
u
p
t_m
ap
_0
_x
(3
b
it
s
)
..
.
in
te
rr
u
p
t_
m
a
p
_
63_
x
(3
b
its
)
each input
is linked to
one output
O
7
interrupt_status_7_x
(64 bits)
DINT
64
64
trace_seq_debug_cpu_x
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...