User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 3: System Overview
Page
33
The memory clock is synchronously divided down from the CPU clock. The divide ratio is programmed into the
memory controller configuration registers.
gives an overview of the internal clock generation.
.
Figure 8: Clock Distribution Overview
HT PLL
(see Table 23)
Core PLL
x2-x11
(see Table 23)
External
100 MHz
Reference
PCI_CLK
REFCLK01
REFCLK2
S0_TCLK, S0_RCLK
S1_TCLK, S1_RCLK
Sync Serial Interface
(some modes)
PCI controller
MAC 0, MAC 1, FIFO 0
MAC 2, FIFO 1
Interface clocks asynchronous to 100 MHz Reference
Core Clock to CPU0, CPU1, L2 Cache
HT Internal clock
ZBbus Clock
M0 Clock
M1 Clock
HT Clock
GPIO Glitch Filter
Generic Bus Timing
Clock for Watchdog Timers
Clock for Generic Timers
Baud CLK0
Baud CLK1
SCL0
SCL1
BAUD Rate A
BAUD Rate B
SMBUS0
MEM Channel 1
MEM Channel 0
SSTL-2
SSTL-2
LVDS
÷
1-4096
÷
100
÷
1-4096
÷
2,2.5,3,3.5,4,4.5
÷
2,2.5,3,3.5,4,4.5
÷
8
÷
20
÷
20
÷
1-2048
÷
1-2048
SMBUS1
÷
2
IOB1
÷
2, 3
IOB0
÷
3, 4
CLK100
÷
2-11 as PLL
I/O Bridge 0 logic
I/O Bridge 1 logic
÷
4
HT
IO_CLK100
Genclk_en
clk100_src(from IO_AD[1])
I/O
÷
2
÷
2
IO_AD[23]
Only on
BCM1250
REFCLK0
REFCLK1
MAC 0, FIFO
MAC 1
BCM1250
BCM1125/H
Not on BCM1125
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...