ADV
ANCEINFORMA
TION
INPUTXBAR4
CPU1.W DINT
CPU1.LPMINT
CPU1.W AKEINT
CPU1.TINT0
CPU1.
ePIE
INPUTXBAR13
INPUTXBAR5
INPUTXBAR6
INPUTXBAR14
GPIO0
GPIO1
...
...
GPIOx
CPU1.TIMER0
CPU1.XINT1 Control
CPU1.XINT5 Control
CPU1.XINT3 Control
CPU1.XINT4 Control
CPU1.XINT2 Control
Input
X-BAR
LPM Logic
CPU1.WD
IN T13
INT14
NMI
CPU1
INT1
to
INT12
CPU1.TINT1
CPU1.TIMER1
CPU1.TINT2
CPU1.TIMER2
CPU1.TINT2
CPU1.NMIWD
Peripherals
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
5.7.7
Interrupts
provides a high-level view of the interrupt architecture.
As shown in
, the devices support five external interrupts (XINT1 to XINT5) that can be
mapped onto any of the GPIO pins.
In this device, 16 Expanded Peripheral Interrupt Expansion (ePIE) block interrupts are grouped into 1 CPU
interrupt. In total, there are 12 CPU interrupt groups, with 16 interrupts per group.
Figure 5-12. External and ePIE Interrupt Sources
72
Specifications
Copyright © 2014–2015, Texas Instruments Incorporated
Product Folder Links: