ADV
ANCEINFORMA
TION
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
shows the HALT mode timing requirements,
shows the switching characteristics,
and
shows the timing diagram for HALT mode.
Table 5-32. HALT Mode Timing Requirements
MIN
MAX
UNIT
t
w(WAKE-GPIO)
Pulse duration, GPIO wakeup signal
t
oscst
+ 2t
c(OSCCLK)
cycles
t
w(WAKE-XRS)
Pulse duration, XRS wakeup signal
t
oscst
+ 8t
c(OSCCLK)
cycles
Table 5-33. HALT Mode Switching Characteristics
over recommended operating conditions (unless otherwise noted)
PARAMETER
MIN
MAX
UNIT
t
d(IDLE-XCOS)
Delay time, IDLE instruction executed to XCLKOUT stop
16t
c(INTOSC1)
cycles
Delay time, external wake signal end to CPU1 program
execution resume
•
Wakeup from flash
75t
c(OSCCLK)
–
Flash module in active state
t
d(WAKE-HALT)
cycles
•
Wakeup from flash
17500t
c(OSCCLK)
–
Flash module in sleep state
75t
c(OSCCLK)
•
Wakeup from SARAM
78
Specifications
Copyright © 2014–2015, Texas Instruments Incorporated
Product Folder Links: