TPMC533 User Manual Issue 1.0.1
Page 53 of 107
3.2.1.7.6
Conversion Signals Generator Output Driver Register (0x340)
This register is used to configure whether the three Conversion Signals generated on-board are output or
not.
Bit
Symbol
Description
Access
Reset
Value
31:6
-
Reserved
-
-
5:4
FRAME_TRIG_GEN_OUT
Frame Trigger Generator Output Driver Configuration
FRAME_TRIG_GEN_OUT
Output Driver Configuration
0x
Output Driver disabled
10
P14 Back I/O
Global Frame Trigger
11
Front I/O
Digital I/O 5
R/W
00
3:2
CLK2_GEN_OUT
Conversion Clock 2 Generator Output Driver Configuration
CLK2_GEN_OUT
Output Driver Configuration
0x
Output Driver disabled
10
P14 Back I/O
Global Conversion Clock 2
11
Front I/O
Digital I/O 3
R/W
00
1:0
CLK1_GEN_OUT
Conversion Clock 1 Generator Output Driver Configuration
CLK1_GEN_OUT
Output Driver Configuration
0x
Output Driver disabled
10
P14 Back I/O
Global Conversion Clock 1
11
Front I/O
Digital I/O 1
R/W
00
Table 3-55: Conversion Signals Generator Output Driver Register
Note that for driving out a Conversion Clock and/or Frame Trigger generator signal on the appropriate DIO
Front I/O pin, the corresponding bit combination must be set in the Conversion Signals Generator Output
Driver Register
and the corresponding bit in the DIO Output Enable Register must be clear.
The regular DIO output operation dominates, thus if a bit is set in the DIO Output Enable Register, the
corresponding value set in the DIO Output Register is driven out on the DIO Front I/O pin (regardless of the
Conversion Signals Generator Output Driver Register setting).