SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 127
Version 1.1
4
MR1RST
Enable reset TC when MR1 matches TC.
0: Disable
1: Enable
R/W
0
3
MR1IE
Enable generating an interrupt when MR1 matches the value in the TC.
0: Disable
1: Enable
R/W
0
2
MR0STOP
Stop MR0: TC and PC will stop and CEN bit will be cleared if MR0 matches
TC.
0: Disable
1: Enable
R/W
0
1
MR0RST
Enable reset TC when MR0 matches TC.
0: Disable
1: Enable
R/W
0
0
MR0IE
Enable generating an interrupt when MR0 matches the value in the TC.
0: Disable
1: Enable
R/W
0
10.8.11 CT16Bn Match Control register 2 (CT16Bn_MCTRL2) (n=1)
Address Offset: 0x18
Note: When the dead-band function is enabled in Center-aligned mode, and MR12RST=1, CT16B1_PWMxN
will always output “0”
Note: When the dead-band function is enabled
- System will reset TC refer to MR12RST ONLY in Up-counting mode
- In Down counting mode, TC[15:0] will be reloaded from CT16Bn_MR12 after resetting counter
- System will reset TC refer to MR12RST ONLY in Center-aligned mode
Bit
Name
Description
Attribute
Reset
31:9
Reserved
R
0
8
MR12STOP
Stop MR12: TC and PC will stop and CEN bit will be cleared if MR12
matches TC.
0: Disable
1: Enable
R/W
0
7
MR12RST
Enable reset TC when MR12 matches TC.
0: Disable
1: Enable
R/W
0
6
MR12IE
Enable generating an interrupt based on CM[2:0] when MR12 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
5
MR11STOP
Stop MR11: TC and PC will stop and CEN bit will be cleared if MR11
matches TC.
0: Disable
1: Enable
R/W
0
4
MR11RST
Enable reset TC when MR11 matches TC.
0: Disable
1: Enable
R/W
0
3
MR11IE
Enable generating an interrupt when MR11 matches the value in the TC.
0: Disable
1: Enable
R/W
0
2
MR10STOP
Stop MR10: TC and PC will stop and CEN bit will be cleared if MR10
matches TC.
0: Disable
1: Enable
R/W
0
1
MR10RST
Enable reset TC when MR10 matches TC.
0: Disable
1: Enable
R/W
0
0
MR10IE
Enable generating an interrupt when MR10 matches the value in the TC.
0: Disable
1: Enable
R/W
0