SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 144
Version 1.1
10.8.34 CT16Bn PWMmN IO Control register (CT16Bn_PWMmNIOCTRL) (n=0)
Address Offset: 0xB0
Bit
Name
Description
Attribute
Reset
31:24
PWMKEY[7:0]
PWM register key.
Read as 0. When writing to the register you must write 0x5A to PWMKEY,
otherwise behaviour of writing to the register is ignored.
W
0
23:8
Reserved
R
0
7:6
PWM3NIOEN[1:0]
CT16Bn_PWM3N/GPIO selection bit
00: CT16Bn_PWM3N pin act as GPIO
01: CT16Bn_PWM3N pin outputs the inverse signal with dead-band of
CT16Bn_PWM3, but same High signal during dead-band period.
10: CT16Bn_PWM3N pin outputs the inverse signal with dead-band of
CT16Bn_PWM3, but same Low signal during dead-band period.
11: CT16Bn_PWM3N pin outputs the same signal with dead-band of
CT16Bn_PWM3.
R/W
0
5:4
PWM2NIOEN[1:0]
CT16Bn_PWM2N/GPIO selection bit
00: CT16Bn_PWM2N pin act as GPIO
01: CT16Bn_PWM2N pin outputs the inverse signal with dead-band of
CT16Bn_PWM2, but same High signal during dead-band period.
10: CT16Bn_PWM2N pin outputs the inverse signal with dead-band of
CT16Bn_PWM2, but same Low signal during dead-band period.
11: CT16Bn_PWM2N pin outputs the same signal with dead-band of
CT16Bn_PWM2.
R/W
0
3:2
PWM1NIOEN[1:0]
CT16Bn_PWM1N/GPIO selection bit
00: CT16Bn_PWM1N pin act as GPIO
01: CT16Bn_PWM1N pin outputs the inverse signal with dead-band of
CT16Bn_PWM1, but same High signal during dead-band period.
10: CT16Bn_PWM1N pin outputs the inverse signal with dead-band of
CT16Bn_PWM1, but same Low signal during dead-band period.
11: CT16Bn_PWM1N pin outputs the same signal with dead-band of
CT16Bn_PWM1.
R/W
0
1:0
PWM0NIOEN[1:0]
CT16Bn_PWM0N/GPIO selection bit
00: CT16Bn_PWM0N pin act as GPIO
01: CT16Bn_PWM0N pin outputs the inverse signal with dead-band of
CT16Bn_PWM0, but same High signal during dead-band period.
10: CT16Bn_PWM0N pin outputs the inverse signal with dead-band of
CT16Bn_PWM0, but same Low signal during dead-band period.
11: CT16Bn_PWM0N pin outputs the same signal with dead-band of
CT16Bn_PWM0.
R/W
0
10.8.35 CT16Bn PWMmN IO Control register (CT16Bn_PWMmNIOCTRL) (n=3,4)
Address Offset: 0xB0
Bit
Name
Description
Attribute
Reset
31:24
PWMKEY[7:0]
PWM register key.
Read as 0. When writing to the register you must write 0x5A to PWMKEY,
otherwise behaviour of writing to the register is ignored.
W
0
23:4
Reserved
R
0
3:2
PWM1NIOEN[1:0]
CT16Bn_PWM1N/GPIO selection bit
00: CT16Bn_PWM1N pin act as GPIO
01: CT16Bn_PWM1N pin outputs the inverse signal with dead-band of
CT16Bn_PWM1, but same High signal during dead-band period.
10: CT16Bn_PWM1N pin outputs the inverse signal with dead-band of
CT16Bn_PWM1, but same Low signal during dead-band period.
11: CT16Bn_PWM1N pin outputs the same signal with dead-band of
CT16Bn_PWM1.
R/W
0
1:0
PWM0NIOEN[1:0]
CT16Bn_PWM0N/GPIO selection bit
00: CT16Bn_PWM0N pin act as GPIO
01: CT16Bn_PWM0N pin outputs the inverse signal with dead-band of
CT16Bn_PWM0, but same High signal during dead-band period.
R/W
0