SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 125
Version 1.1
1: Enable
21
MR9IE
Enable generating an interrupt based on CM[2:0] when MR9 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
20:6
Reserved
R
0
5
MR1STOP
Stop MR1: TC and PC will stop and CEN bit will be cleared if MR1 matches
TC.
0: Disable
1: Enable
R/W
0
4
MR1RST
Enable reset TC when MR1 matches TC.
0: Disable
1: Enable
R/W
0
3
MR1IE
Enable generating an interrupt based on CM[2:0] when MR1 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
2
MR0STOP
Stop MR0: TC and PC will stop and CEN bit will be cleared if MR0 matches
TC.
0: Disable
1: Enable
R/W
0
1
MR0RST
Enable reset TC when MR0 matches TC.
0: Disable
1: Enable
R/W
0
0
MR0IE
Enable generating an interrupt based on CM[2:0] when MR0 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
10.8.10 CT16Bn Match Control register (CT16Bn_MCTRL) (n=1)
Address Offset: 0x14
Note: When the dead-band function is enabled in Center-aligned mode, and MR12RST=1, CT16B1_PWMxN
will always output “0”
Note: When the dead-band function is enabled
- System will reset TC refer to MR12RST ONLY in Up-counting mode
- In Down counting mode, TC[15:0] will be reloaded from CT16Bn_MR12 after resetting counter
- System will reset TC refer to MR12RST ONLY in Center-aligned mode
Bit
Name
Description
Attribute
Reset
31:30
Reserved
R
0
29
MR9STOP
Stop MR9: TC and PC will stop and CEN bit will be cleared if MR9 matches
TC.
0: Disable
1: Enable
R/W
0
28
MR9RST
Enable reset TC when MR9 matches TC.
0: Disable
1: Enable
R/W
0
27
MR9IE
Enable generating an interrupt when MR9 matches the value in the TC.
0: Disable
1: Enable
R/W
0
26
MR8STOP
Stop MR8: TC and PC will stop and CEN bit will be cleared if MR8 matches
TC.
0: Disable
1: Enable
R/W
0
25
MR8RST
Enable reset TC when MR8 matches TC.
0: Disable
1: Enable
R/W
0