Semiconductor Group
100
On-Chip Peripheral Components
7.6.2
Power Saving Modes of the SAB 80515/80535
Dlfferences between the Power-Down Modes of the SAB 80C515/80C535 and the SAB 80515/
80535
The power-down mode of the SAB 80515/80535 allows retention of 40 bytes on-chip RAM through
a backup supply connected to the
V
PD
pin.
The ACMOS versions SAB 80C515/80C535 have the following additional features:
– The same power supply (pin
V
CC
) for active, power-down (retention of the whole int. RAM
area), and idle mode.
– An extra pin (PE) that allows enabling/disabling of the power-saving modes.
– A software protection that enables the power saving modes via special function register
PCON (Power Control Register).
Hardware Enable for the Use of the Power Saving Modes
To provide power saving modes together with effective protection against unintentional entering of
these modes, the SAB 80C515/80C535 has an extra pin for disabling the use of the power saving
modes. This pin is called PE (power saving enable), and its function is as follows:
PE = 1 (logic high level): Use of the power saving modes is not possible. The instruction
sequences used for entering these modes will not affect the
normal operation of the device.
PE = 0 (logic low level):
All power saving modes can be activated as described in the following
sections.
When left unconnected, the pin PE is pulled to high level by a weak internal pullup. This is done to
provide system protection by default.
In addition to the hardware enable/disable of the power saving modes, a double-instruction
sequence which is described in the corresponding sections is necessary to enter power-down and
idle mode. The combination of all these safety precautions provides a maximum of system
protection.
Application Example for Switching Pin PE
For most applications in noisy environments, certain components external to the chip are used to
give warning of a power failure or a turn off of the power supply.
These circuits could be used to control the PE pin. The possible steps to go into power-down mode
could then be as follows:
– A power-fail signal forces the controller to go into a high priority interrupt routine. This interrupt
routine saves the actual program status. At the same time pin PE is pulled low by the power-
fail signal.
– Finally the controller enters power-down mode by executing the relevant double-instruction
sequence.
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...