
Semiconductor Group
85
On-Chip Peripheral Components
Table 7-9
Additional Special Function Registers of Timer 2
7.5.1
Timer 2
The timer 2, which is a 16-bit-wide register, can operate as timer, event counter, or gated timer.
Timer Mode
In timer function, the count rate is derived from the oscillator frequency. A 2:1 prescaler offers the
possibility of selecting a count rate of 1/12 or 1/24 of the oscillator frequency. Thus, the 16-bit timer
register (consisting of TH2 and TL2) is either incremented in every machine cycle or in every second
machine cycle. The prescaler is selected by bit T2PS in special function register T2CON (see
figure 7-35). lf T2PS is cleared, the input frequency is 1/12 of the oscillator frequency; if T2PS is
set, the 2:1 prescaler gates 1/24 of the oscillator frequency to the timer.
Gated Timer Mode
In gated timer function, the external input pin T2 (P1.7) functions as a gate to the input of timer 2. lf
T2 is high, the internal clock input is gated to the timer. T2 = 0 stops the counting procedure. This
will facilitate pulse width measurements. The external gate signal is sampled once every machine
cycle (for the exact port timing, please refer to section 7.1 "Parallel I/O").
Symbol
Description
Address
CCEN
CCH1
CCH2
CCH3
CCL1
CCL2
CCL3
CRCH
CRCL
IRCON
TH2
TL2
T2CON
Comp./capture enable reg.
Comp./capture reg. 1, high byte
Comp./capture reg. 2, high byte
Comp./capture reg. 3, high byte
Comp./capture reg. 1, low byte
Comp./capture reg. 2, low byte
Comp./capture reg. 3, low byte
Com./rel./capt. reg., high byte
Com./rel./capt. reg., low byte
Interrupt control register
Timer 2, high byte
Timer 2, low byte
Timer 2 control register
0C1H
0C3H
0C5H
0C7H
0C2H
0C4H
0C6H
0CBH
0CAH
0C0H
0CDH
0CCH
0C8H
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...