
Semiconductor Group
14
Fundamental Structure
2.1.3
Port Driver Circuitries
The port structures of the MYMOS and ACMOS versions are functionally compatible. For low power
consumption the pullup arrangement is realized differently in both versions.
Chapters 7.1.1.1, 7.1.1.2, 7.1.1.3 are dealing with the port structures in detail.
2.1.4
The A/D Converter Input Ports
The analog input ports (AN0 to AN7) of the SAB 80515/80535 can only be used as analog inputs
for the A/D converter.
The analog input ports (P6.0 to P6.7) of the SAB 80C515/80C535 can be used either as input
channels for the A/D converter or as digital inputs (see chapter 7.4)
Figure 2-2
Special Function Register PCON (Address 87H)
Symbol
Position
Function
SMOD
PDS
IDLS
–
GF1
GF0
PDE
IDLE
PCON.7
PCON.6
PCON.5
PCON.4
PCON.3
PCON.2
PCON.1
PCON.0
When set, the baud rate of the serial channel in mode 1, 2, 3 is doubled.
Power-down start bit. The instruction that sets the PDS flag bit is the last
instruction before entering the power-down mode.
Idle start bit. The instruction that sets the IDLS flag bit is the last instruction
before entering the idle mode.
Reserved
General purpose flag
General purpose flag
Power-down enable bit. When set, starting of the power-down mode is
enabled.
Idle mode enable bit. When set, starting of the idle mode is enabled.
These bits are available in the MYMOS version
SMOD
PDS
IDLS
–
GF1
GF0
PDE
IDLE
87H
PCON
7
6
5
4
3
2
1
0
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...