
Device Specifications
Semiconductor Group
233
Table 2: Special Function Registers - Functional Blocks
Block
Symbol
Name
Address
Contents
after Reset
CPU
ACC
B
DPH
DPL
PSW
SP
Accumulator
B-Register
Data Pointer, High Byte
Data Pointer, Low Byte
Program Status Word Register
Stack Pointer
0E0
H
1)
0F0
H
1)
83
H
82
H
0D0
H
1)
81
H
00
H
00
H
00
H
00
H
00
H
07
H
A/D-
Converter
ADCON
ADDAT
DAPR
A/D Converter Control Register
A/D Converter Data Register
D/A Converter Program Register
0D8
H
1)
0D9
H
0DA
H
00X0 0000
B
2)
00
H
00
H
Interrupt
System
EN0
IEN1
IP0
IP1
IRCON
TCON
2)
T2CON
2)
Interrupt Enable Register 0
Interrupt Enable Register 1
Interrupt Priority Register 0
Interrupt Priority Register 1
Interrupt Request Control Register
Timer Control Register
Timer 2 Control Register
0A8
H
1)
0B8
H
1)
0A9
H
0B9
H
0C0
H
1)
88
H
1)
0C8
H
1)
00
H
00
H
00
H
X000 0000
B
2)
XX00 0000
B
3)
00
H
00
H
00
H
Compare/
Capture-
Unit
(CCU)
CCEN
CCH1
CCH2
CCH3
CCL1
CCL2
CCL3
CRCH
CRCL
TH2
TL2
T2CON
Comp./Capture Enable Reg.
Comp./Capture Reg. 1, High Byte
Comp./Capture Reg. 2, High Byte
Comp./Capture Reg. 3, High Byte
Comp./Capture Reg. 1, Low Byte
Comp./Capture Reg. 2, Low Byte
Comp./Capture Reg. 3, Low Byte
Com./Rel./Capt. Reg. High Byte
Com./Rel./Capt. Reg. Low Byte
Timer 2, High Byte
Timer 2, Low Byte
Timer 2 Control Register
0C1
H
0C3
H
0C5
H
0C7
H
0C2
H
0C4
H
0C6
H
0CB
H
0CA
H
0CD
H
0CC
H
0C8
H
1)
00
H
00
H
00
H
00
H
00
H
00
H
00
H
00
H
00
H
00
H
00
H
00
H
1)
Bit-addressable special function registers
2)
This special function register is listed repeatedly since some bits of it also belong
to other functional blocks.
3)
X means that the value is indeterminate and the location is reserved
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...