Semiconductor Group
13
Fundamental Structure
2.1
Differences between MYMOS (SAB 80515/80535) and
ACMOS (SAB 80C515/80C535) Versions
There are some differences between MYMOS and ACMOS versions concerning:
– Power Saving Modes
– Special Function Register PCON
– Port Driver Circuitry
– A/D Converter Input Ports
– A/D Converter Conversion Time
– Oscillator and Clock Circuit
–
V
BB
Pin
2.1.1
Power Saving Modes
The SAB 80515/80535 has just the power-down mode, which allows retention of the on-chip RAM
contents through a backup supply connected to the
V
PD
pin.
The SAB 80C515/80C535 additionally has the following features:
– idle mode
– the same power supply pin
V
CC
for active, power-down and idle mode
– an extra pin (PE) that allows enabling/disabling the power saving modes
– starting of the power-saving modes by software via special function register PCON (Power
Control Register)
– protection against unintentional starting of the power-saving modes
These items are described in detail in section 7.6.
2.1.2
Special Function Register PCON
In the MYMOS version SAB 80515/80535 the SFR PCON (address 87H) contains only bit 7
(SMOD).
In the ACMOS version SAB 80C515/80C535 there are additional bits used (see figure 2-2).
The bits PDE, PDS and IDLE, IDLS select the power-down mode or idle mode, respectively, when
the power saving modes are enabled by pin PE.
Furthermore, register PCON of the ACMOS version contains two general-purpose flags. For
example, the flag bits GF0 and GF1 can be used to indicate whether an interrupt has occurred
during normal operation or during idle. Then an instruction that activates idle can also set one or
both flag bits. When idle is terminated by an interrupt, the interrupt service routine can sample the
flag bits.
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...