
Semiconductor Group
118
Interrupt System
The external interrupt 2 (INT2/) can be either positive or negative transition-activated depending
on bit I2FR in register T2CON (see figure 8-5). The flag that actually generates this interrupt is bit
IEX2 in register IRCON. lf an interrupt 2 is generated, flag IEX2 is cleared by hardware when the
service routine is vectored too.
Figure 8-5
Special Function Register T2CON (Address 0C8H)
Like the external interrupt 2, the external interrupt 3 (INT3) can be either positive or negative
transition-activated, depending on bit I3FR in register T2CON. The flag that actually generates this
interrupt is bit IEX3 in register IRCON. In addition, this flag will be set if a compare event occurs at
pin P1.0/INT3/CC0, regardless of the compare mode established and the transition at the
respective pin. The flag IEX3 is cleared by hardware when the service routine is vectored too.
The external interrupts 4 (INT4), 5 (INT5), 6 (INT6) are positive transition-activated. The flags that
actually generate these interrupts are bits IEX4, IEX5, and IEX6 in register IRCON (see figure 8-6).
In addition, these flags will be set if a compare event occurs at the corresponding output pin P1.1/
INT4/CC1, P1.2/INT5/CC2, and P1.3/INT6/CC3, regardless of the compare mode established and
the transition at the respective pin. When an interrupt is generated, the flag that generated it is
cleared by the on-chip hardware when the service routine is vectored too.
Bit
Function
I2FR
External interrupt 2 falling/rising edge flag. When set, the interrupt 2 request flag
IEX2 will be set on a positive transition at pin P1.4/INT2. I2FR = 0 specifies
external interrupt 2 to be negative-transition activated.
I3FR
External interrupt 3 falling/rising edge flag. When set, the interrupt 3 request flag
IEX3 will be set on a positive transition at pin P1.0/INT3. I3FR = 0 specifies
external interrupt 3 to be negative-transition active.
0CFH 0CEH 0CDH 0CCH 0CBH 0CAH 0C9H 0C8H
T2PS
I3FR
I2FR
T2R1
T2R0
T2CM
T2I1
T2I0
0C8H
T2CON
These bits are not used for interrupt control.
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...