
Semiconductor Group
24
Memory Organization
Table 4-1
Special Function Registers
The SFR’s marked with an asterisk (*) are bit- and byte-addressable.
1) Additional feature of the ACMOS versions
Symbol
Name
Address
*
P0
SP
DPL
DPH
PCON
*
TCON
TMOD
TL0
TL1
TH0
TH1
*
P1
*
SCON
SBUF
*
P2
*
IEN0
IP0
*
P3
*
IEN1
IP1
*
IRCON
CCEN
CCL1
CCH1
CCL2
CCH2
CCL3
CCH3
*
T2CON
CRCL
CRCH
TL2
TH2
*
PSW
*
ADCON
ADDAT
DAPR
P6
*
ACC
*
P4
*
B
*
P5
Port 0
Stack pointer
Data pointer, low byte
Data pointer, high byte
Power control register
Timer control register
Timer mode register
Timer 0, low byte
Timer 1, low byte
Timer 0, high byte
Timer 1, high byte
Port 1
Serial channel control register
Serial channel buffer register
Port 2
Interrupt enable register 0
Interrupt priority register 0
Port 3
Interrupt enable register 1
Interrupt priority register 1
Interrupt request control register
Compare/capture enable register
Compare/capture register 1, low byte
Compare/capture register 1, high byte
Compare/capture register 2, low byte
Compare/capture register 2, high byte
Compare/capture register 3, low byte
Compare/capture register 3, high byte
Timer 2 control register
Compare/reload/capture register, low byte
Compare/reload/capture register, high byte
Timer 2, low byte
Timer 2, high byte
Program status word register
A/D converter control register
A/D converter data register
D/A converter program register
Port 6
Accumulator
Port 4
B register
Port 5
80H
81H
82H
83H
87H
88H
89H
8AH
8BH
8CH
8DH
90H
98H
99H
0A0H
0A8H
0A9H
0B0H
0B8H
0B9H
0C0H
0C1H
0C2H
0C3H
0C4H
0C5H
0C6H
0C7H
0C8H
0CAH
0CBH
0CCH
0CDH
0D0H
0D8H
0D9H
0DAH
0DBH
1)
0E0H
0E8H
0F0H
0F8H
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...