
Semiconductor Group
119
Interrupt System
Figure 8-6
Special Function Register IRCON (Address 0C0H)
Bit
Function
IADC
A/D converter interrupt request flag. Set by hardware at the end of a conversion.
Must be cleared by software.
IEX2
External interrupt 2 edge flag. Set by hardware when external interrupt edge was
detected or when a compare event occurred at pin 1.4/INT2/CC4. Cleared when
interrupt processed.
IEX3
External interrupt 3 edge flag. Set by hardware when external interrupt edge was
detected or when a compare event occurred at pin 1.0/INT3/CC0. Cleared when
interrupt processed.
IEX4
External interrupt 4 edge flag. Set by hardware when external interrupt edge was
detected or when a compare event occurred at pin 1.1/INT4/CC1. Cleared when
interrupt processed.
IEX5
External interrupt 5 edge flag. Set by hardware when external interrupt edge was
detected or when a compare event occurred at pin 1.2/INT5/CC2. Cleared when
interrupt processed.
IEX6
External interrupt 6 edge flag. Set by hardware when external interrupt edge was
detected or when a compare event occurred at pin 1.3/INT6/CC3. Cleared when
interrupt processed.
TF2
Timer 2 overflow flag. Set by timer 2 overflow. Must be cleared by software. If the
timer 2 interrupt is enabled, TF2 = 1 will cause an interrupt.
EXF2
Timer 2 external reload flag. Set when a reload is caused by a negative transition
on pin T2EX while EXEN2 = 1. When the timer 2 interrupt is enabled, EXF2 = 1
will cause the CPU to vector the timer 2 interrupt routine. Can be used as an
additional external interrupt when the reload function is not used. EXF2 must be
cleared by software.
0C7H 0C6H 0C5H 0C4H 0C3H 0C2H 0C1H 0C0H
EXF2
TF2
IEX6
IEX5
IEX4
IEX3
IEX2
IADC
0C0H
IRCON
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...