
CHAPTER 3 CPU ARCHITECTURE
User’s Manual U19780EJ2V0UD
66
Table 3-6. Special Function Register List (4/4)
Manipulatable Bit Unit
Address
Special Function Register (SFR) Name
Symbol
R/W
1 Bit
8 Bits
16 Bits
After
Reset
30-pin
products
48-pin
products
FFA6H
IICA shift register
IICA R/W
−
√
−
00H
√
√
FFA7H
Slave address register 0
SVA0 R/W
−
√
−
00H
√
√
FFA8H
IICA control register 0
IICACTL0 R/W
√
√
−
00H
√
√
FFA9H
IICA control register 1
IICACTL1 R/W
√
√
−
00H
√
√
FFAAH
IICA flag register 0
IICAF0 R/W
√
√
−
00H
√
√
FFABH
IICA status register 0
IICAS0 R
√
√
−
00H
√
√
FFACH
Reset control flag register
RESF R
−
√
−
00H
Note 1
√
√
FFAEH
IICA low-level width setting register
IICWL R/W
−
√
−
FFH
√
√
FFAFH
IICA high-level width setting register
IICWH R/W
−
√
−
FFH
√
√
FFBAH
16-bit timer mode control register 00
TMC00 R/W
√
√
−
00H
√
√
FFBBH
Prescaler mode register 00
PRM00 R/W
√
√
−
00H
√
√
FFBCH
Capture/compare control register 00
CRC00 R/W
√
√
−
00H
√
√
FFBDH
16-bit timer output control register 00
TOC00 R/W
√
√
−
00H
√
√
FFBEH
Low-voltage detection register
LVIM R/W
√
√
−
00H
Note 2
√
√
FFBFH
Low-voltage detection level selection
register
LVIS R/W
√
√
−
00H
Note 2
√
√
FFE0H
Interrupt request flag register 0L
IF0L R/W
√
√
00H
√
√
FFE1H
Interrupt request flag register 0H
IF0
IF0H R/W
√
√
√
00H
√
√
FFE2H
Interrupt request flag register 1L
IF1L R/W
√
√
00H
√
√
FFE3H
Interrupt request flag register 1H
IF1
IF1H R/W
√
√
√
00H
√
√
FFE4H
Interrupt mask flag register 0L
MK0L R/W
√
√
FFH
√
√
FFE5H
Interrupt mask flag register 0H
MK0
MK0H R/W
√
√
√
FFH
√
√
FFE6H
Interrupt mask flag register 1L
MK1L R/W
√
√
FFH
√
√
FFE7H
Interrupt mask flag register 1H
MK1
MK1H R/W
√
√
√
FFH
√
√
FFE8H
Priority specification flag register 0L
PR0L R/W
√
√
FFH
√
√
FFE9H
Priority specification flag register 0H
PR0
PR0H R/W
√
√
√
FFH
√
√
FFEAH
Priority specification flag register 1L
PR1L R/W
√
√
FFH
√
√
FFEBH
Priority specification flag register 1H
PR1
PR1H R/W
√
√
√
FFH
√
√
FFF0H
Internal memory size switching register
Note 3
IMS R/W
−
√
−
CFH
√
√
FFFBH
Processor clock control register
PCC R/W
√
√
−
01H
√
√
Notes 1.
The reset value of RESF varies depending on the reset source.
2.
The reset values of LVIM and LVIS vary depending on the reset source.
3.
Regardless of the internal memory capacity, the initial values of the internal memory size switching
register (IMS) of 78K0/Kx2-A microcontrollers are fixed (IMS = CFH). Therefore, set the value
corresponding to each product as indicated in Table 3-1.