
CHAPTER 15 SERIAL INTERFACE CSI10
User’s Manual U19780EJ2V0UD
417
Figure 15-9. Timing of Clock/Data Phase
(a) Type 1: CKP10 = 0, DAP10 = 0, DIR10 = 0
D7
D6
D5
D4
D3
D2
D1
D0
SCK10
SO10
Writing to SOTB10 or
reading from SIO10
SI10 capture
CSIIF10
CSOT10
(b) Type 2: CKP10 = 0, DAP10 = 1, DIR10 = 0
D7
D6
D5
D4
D3
D2
D1
D0
SCK10
SO10
Writing to SOTB10 or
reading from SIO10
SI10 capture
CSIIF10
CSOT10
(c) Type 3: CKP10 = 1, DAP10 = 0, DIR10 = 0
D7
D6
D5
D4
D3
D2
D1
D0
SCK10
SO10
Writing to SOTB10 or
reading from SIO10
SI10 capture
CSIIF10
CSOT10
(d) Type 4: CKP10 = 1, DAP10 = 1, DIR10 = 0
D7
D6
D5
D4
D3
D2
D1
D0
SCK10
SO10
Writing to SOTB10 or
reading from SIO10
SI10 capture
CSIIF10
CSOT10
Remark
The above figure illustrates a communication operation where data is transmitted with the MSB first.