M68HC16 Z SERIES
USER’S MANUAL
I-3
reset operation
signals for interrupt acknowledge
timing diagram
Clear (definition)
CL
I
Clipping errors
CLKOUT
,
output timing diagram
CLKRST (clock reset)
CL
O
Clock
ADC
control multipliers
16.78 MHz
20.97 MHz
25.17 MHz
frequency (calculation)
mode
pin (MODCLK)
2
selection
2
modes
fast reference option (4.194 MHz)
,
slow reference option (
32
.7
68
kHz)
,
output (CLKOUT)
phase (CPHA)
,
= 0 transfer format
= 1 transfer format
polarity (CPOL)
,
synthesizer
operation
timing
16.78 MHz
20.97 MHz
25.17 MHz
low voltage
Close
d-
loop control routines
CL
P
CL
T
Coherency
11-12
Combined program and data space map
MC68HC16Z1/CKZ1/CMZ1
MC68HC16Z2/Z3
MC68HC16Z4/CKZ4
Command RAM
Comparator
Completed queue pointer (CPTQP)
Condition code register (CCR)
,
CONT
2
Contention
Continue (CONT)
2
Continuous transfer mode
Conventions
Conversion
complete flags (CCF)
control logic
modes
multipl
e-
channel conversions
parameters
singl
e-
channel conversions
counter (CCTR)
timing
CPHA
,
,
,
D-47
CPOL
,
,
CPR
CPROUT
D-73
CPTQP
,
1
CPU space
address encoding
cycles
,
encoding for interrupt acknowledge
CPU16
accumulators
address extension register
addressing modes
accumulator offset
extended
indexed
inherent
post-modified index
relative
breakpoints
condition code register (CCR)
data types
extension fields
features
general information
index registers
instruction
comparison to M68HC11
execution model
set
abbreviations and symbols
summary
timing
levels of interrupt priority
memory
4-5
organization
program counter (PC)
reference manual
register model
,
registers
condition code register (CCR)
mnemonics
multiply and accumulate (MAC) registers
stack pointer (SP)
CR
2
CREG
Cross-correlation
CSBAR
CSBARBT
CSBOOT
7,
,
,
,
,
reset values
CSOR
CSORBT
CSPAR0/1
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..