M68HC16 Z SERIES
USER’S MANUAL
I-7
Instruction
execution model
fetches
pipeline
set for CPU16
timing
Intermodule bus (IMB)
,
Internal
bus
error (BERR)
,
monitor
register map
VCO frequency
Interrupt
acknowledge
and arbitration
bus cycles
1
arbitration
,
,
IARB field
GPT
MCCI
QSM
SIM
,
exception processing
level (IL)
for QSPI (ILQSPI)
for SCI (ILSCI)
priority
adjust (IPA)
and recognition
8
level field (IPL)
,
mask (IP) field
,
,
,
,
processing summary
vector
number
,
field (INTV)
Interrupts
GPT
MCCI
QSM
SIM
8
Inter-transfer delay
INTV
,
I
OUT
IP
,
,
IPA
IPIPE0
IPIPE1
IPIPE1/0
3
IPL
IRQ
8,
I
SB
IX
IY
IZ
–J–
Junction leakage
–L–
Leakage error
Length of delay after transfer (DTL)
Level-sensitivity
8
LJSRR
LJURR
LOC
LOCK
,
Lock registers (LOCK)
Logic
analyzer pod connectors
levels (definition)
D-41
LOOPQ
LOOPS
,
1
Loss of clock reset (LOC)
Low-power
broadcast cycle
CPU space cycle
interrupt mask level
operation — SIM
9
stop mode enable (STOP)
ADC
,
GPT
D-68
MCCI
,
MRM
,
QSM
,
SRAM
,
LPSTOP
,
9
LSB
LSBF
LSW
–M–
M
,
,
,
1
M68HC11 instructions compared to CPU16 instructions
M68HC16Z1EVB evaluation board
M68MEVB1632 modular evaluation board (MEVB)
M68MMDS1632 modular development system (MMDS)
MAC
,
,
Masked ROM module (MRM).
See MRM
Master/slave mode select (MSTR)
Maximum ratings (electricals)
MCCI
address map
address map information
block diagram
features
general
general-purpose I/O
initialization
interrupts
pin function
reference manual
registers
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..