M68HC16 Z SERIES
I-2
USER’S MANUAL
pins
-to-digital converter (ADC).
See ADC
Arbitration
AS
,
,
,
,
,
,
ASPC
,
,
Asserted (definition)
Asynchronous exceptions
Autocorrelation
Autovector enable (AVEC).
See AVEC
Auxiliary timer clock input (PCLK)
AVEC
,
3,
,
,
,
,
,
,
–B–
Background
,
,
connector pinout
enabling
entering
recommended connection
serial
I/O block diagram
interface
sources
timing
16.78 MHz
20.97 MHz
25.17 MHz
freeze assertion
low voltage, 16.78 MHz
serial communication
Basic operand size
5
Baud
clock
,
rate generator
BCD
BERR
3,
,
,
,
,
,
,
BG
,
,
,
BGACK
,
,
,
Binary
coded decimal (BCD)
-weighted capacitors
BITS
encoding field
Bits per transfer
enable (BITSE)
2
field (BITS)
BITSE
,
2
Bit-time
,
BKPT
,
,
,
2,
3,
7
Block size (BLKSZ)
,
encoding
,
BME
,
BMT
,
BOOT
Boot ROM control (BOOT)
,
Bootstrap words (ROMBS)
BR
,
,
,
,
Break frame
,
Breakpoint
acknowledge cycle
exceptions
hardware breakpoints
mode selection
operation
Breakpoints
Buffer amplifier
Built-in emulation memory
Bus
arbitration
for a single device
timing — active
cycle
regular
terminations for asynchronous cycles
error
exception processing
signal (BERR).
See BERR.
timing of
exception control cycles
grant (BG).
See BG
grant acknowledge (BGACK).
See BGACK
monitor
external enable (BME)
timeout period
timing (BMT)
,
request (BR).
See BR
state analyzer
BYTE (upper/lower byte option)
–C–
C
,
Capture/compare unit
block diagram
clock output enable (CPROUT) bit
Carry flag (C)
,
Case outlines
132
-
pin package
144-pin package
CCF
CCR
,
CCTR
CD/CA
C
DAC
Central processing unit (CPU16).
See CPU16
C
F
CFORC
,
D-74
Channel selection for A/D conversion
Charge sharing
Chip-select
base address registers (CSBAR)
,
reset values
operation
option registers (CSOR)
reset values
pin assignment registers (CSPAR)
,
field encoding
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..