M68HC16 Z SERIES
USER’S MANUAL
I-1
INDEX
–A–
ABIU
AC timing
16.78 MHz
20.97 MHz
25.17 MHz
low voltage, 16.78 MHz
Accumulator
M overflow flag (MV)
offset addressing mode
ADC
AC characteristics
low voltage
address map
9
analog subsystem
block diagram
bus interface unit (ABIU)
clock
conversion
accuracy diagram
10-
bit
8-
bit
low voltage
10-
bit
8-
bit
control logic
modes
multipl
e-
channel conversions
parameters
singl
e-
channel conversions
timing
DC electrical characteristics
5 V
low voltage
digital control subsystem
external connections
features
A-62
operating characteristics
low voltage
overview
prescaler
programmer’s model
registers
control registers (ADCTL)
,
,
left justified
signed (LJSRR)
unsigned (LJURR)
module configuration register (ADCMCR)
,
port ADA data register (PORTADA)
result registers
right justified, unsigned (RJURR)
status register (ADCSTAT)
,
test register (ADCTEST)
special operating modes
ADCMCR
,
,
ADCSTAT
ADCTEST
ADCTL
,
ADCTST
ADDD
ADDE
ADDR
bus signals
definition
signal
5
starting address
Address
bus (ADDR)
extension
fields
register
map
-mark wakeup
,
space
encoding
maps
strobe (AS)
Addressing modes
accumulator offset
extended
indexed
inherent
post-modified index
relative
replacing direct mode
AIS
AIX/Y/Z
Analog
input
circuitry
considerations
pins
,
electrical model
power pins
reference pins
,
subsystem
supply
filtering and grounding
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..