
M0A21/M0A23 Series
May 06, 2022
Page
477
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
UART Baud Rate Compensation Register (UART_BRCOMP)
Register
Offset
R/W
Description
Reset Value
UART_BRCOM
P
x=0,1
U0x3C R/W
UART Baud Rate Compensation Register
0x0000_0000
31
30
29
28
27
26
25
24
BRCOMPDEC
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
BRCOMP
7
6
5
4
3
2
1
0
BRCOMP
Bits
Description
[31]
BRCOMPDEC
Baud Rate Compensation Decrease
0 = Positive (increase one module clock) compensation for each compensated bit.
1 = Negative (decrease one module clock) compensation for each compensated bit.
[30:9]
Reserved
Reserved.
[8:0]
BRCOMP
Baud Rate Compensation Patten
These 9-bits are used to define the relative bit is compensated or not.
BRCOMP[7:0] is used to define the compensation of DAT (UART_DAT[7:0]) and BRCOM[8]
is used to define
PARITY (UART_DAT[8]).