
M0A21/M0A23 Series
May 06, 2022
Page
413
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PWM Capture Interrupt Flag Register (PWM_CAPIF)
Register
Offset
R/W
Description
Reset Value
PWM_CAPIF
0x254
R/W
PWM Capture Interrupt Flag Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
CFLIF5
CFLIF4
CFLIF3
CFLIF2
CFLIF1
CFLIF0
7
6
5
4
3
2
1
0
Reserved
CRLIF5
CRLIF4
CRLIF3
CRLIF2
CRLIF1
CRLIF0
Bits
Description
[31:14]
Reserved
Reserved.
[8+n]
n=0,1..5
CFLIFn
PWM Capture Falling Latch Interrupt Flag
0 = No capture falling latch condition happened.
1 = Capture falling latch condition happened, this flag will be set to high.
Note 1:
When Capture with PDMA operating, CAPIF corresponding channel CFLIF will be cleared by
hardware after PDMA transfer data.
Note 2:
This bit is cleared by writing 1 to it.
[7:6]
Reserved
Reserved.
[n]
n=0,1..5
CRLIFn
PWM Capture Rising Latch Interrupt Flag
0 = No capture rising latch condition happened.
1 = Capture rising latch condition happened, this flag will be set to high.
Note 1:
When Capture with PDMA operating, CAPIF corresponding channel CRLIF will be cleared by
hardware after PDMA transfer data.
Note 2:
This bit is cleared by writing 1 to it.